Device-design optimization of ferroelectric-gated vertical tunnel field-effect transistor to suppress ambipolar current

被引:9
|
作者
Jung, Taehwan [1 ]
Shin, Changhwan [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
基金
新加坡国家研究基金会;
关键词
tunnel field-effect transistor; ambipolar current; negative capacitance; ferroelectric; NEGATIVE CAPACITANCE; ANALYTICAL-MODEL; FETS;
D O I
10.1088/1361-6641/ab8e63
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Device-design optimization of a ferroelectric-gated vertical tunnel field-effect transistor (TFET) with a germanium source is performed using a technology computer-aided design simulation tool. In order to improve the device performance as well as to suppress the ambipolar current, the vertical length of the ferroelectric layer in the gate stack of the TFET is engineered. When the channel region is partially controlled with the ferroelectric layer, the device performance such as the on-state drive current and subthreshold swing (SS) can be improved (e.g. I-ON similar to 3.08 x 10(-4) A/mu m, I-ON/I-OFF similar to 3.28 x 10(10), and a minimum SS of 22 mV/decade at 300 K). Moreover, the ambipolar current (I-amb similar to 21.6 pA/mu m) is comparable to or even better than that of the conventional TFET.
引用
收藏
页数:6
相关论文
共 47 条
  • [31] Device simulation of GeSn/GeSiSn pocket n-type tunnel field-effect transistor for analog and RF applications
    Wang, Suyuan
    Zheng, Jun
    Xue, Chunlai
    Li, Chuanbo
    Zuo, Yuhua
    Cheng, Buwen
    Wang, Qiming
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 111 : 286 - 292
  • [32] Drain current model for double-gate tunnel field-effect transistor with hetero-gate-dielectric and source-pocket
    Wang, Ping
    Zhuang, YiQi
    Li, Cong
    Jiang, Zhi
    Liu, YuQi
    MICROELECTRONICS RELIABILITY, 2016, 59 : 30 - 36
  • [33] Design and Sensitivity Analysis of Steep-Slope Bi-Channel Vertical Tunnel Field Effect Transistor
    Zahra Ahangari
    Somaye Mahmodi
    Silicon, 2021, 13 : 1917 - 1924
  • [34] Design and Sensitivity Analysis of Steep-Slope Bi-Channel Vertical Tunnel Field Effect Transistor
    Ahangari, Zahra
    Mahmodi, Somaye
    SILICON, 2021, 13 (06) : 1917 - 1924
  • [35] Partially Depleted Silicon-on-Ferroelectric Insulator Field Effect Transistor-Parametrization & Design Optimization for Minimum Subthreshold Swing
    Es-Sakhi, A. D.
    Chowdhury, M. H.
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 981 - 987
  • [36] Sensitivity and Transient Behaviour Analysis of Electrostatically Doped Double Pocket Ferroelectric Schottky Barrier Tunnel Field Effect Transistor Using Parametric Sweep Optimization
    Singh, Sangeeta
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (08) : 1095 - 1104
  • [37] Vertical Organic Ferroelectric Field Effect Transistor (VO-FeFET) for Low Threshold Voltage and High On/Off Current Ratio
    Alhummiany, Haya
    Supangat, Azzuliani
    SCIENCE OF ADVANCED MATERIALS, 2019, 11 (05) : 694 - 698
  • [38] New Label-Free DNA Nanosensor Based on Top-Gated Metal-Ferroelectric-Metal Graphene Nanoribbon on Insulator Field-Effect Transistor: A Quantum Simulation Study
    Tamersit, Khalil
    Kouzou, Abdellah
    Rodriguez, Jose
    Abdelrahem, Mohamed
    NANOMATERIALS, 2024, 14 (24)
  • [39] Enhanced Performance of Dual Material Double Gate Negative Capacitance Tunnel Field Effect Transistor (DMDG-NC-TFET) via HZO Ferroelectric Integration for Improved Drain Current and Subthreshold Swing
    Blessy, P. Hannah
    Shenbagavalli, A.
    Samuel, T. S. Arun
    Pravin, J. Charles
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (06)
  • [40] Design of Superlattice Ferroelectric-Metal Field-effect Transistor for triple-level cell 3D NAND flash
    Woo, Sola
    Choe, Gihun
    Khan, Asif Islam
    Datta, Suman
    Yu, Shimeng
    MICROELECTRONIC ENGINEERING, 2025, 295