Flow control solution for efficient communication and congestion avoidance in NoC

被引:0
作者
Aldammas, Ahmed [1 ]
Soudani, Adel [1 ]
Al-Dhelaan, Abdullah [1 ]
机构
[1] King Saud Univ, Comp Sci Dept, Coll Comp & Informat Sci, Riyadh, Saudi Arabia
来源
2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC) | 2014年
关键词
Network-on-chip; Memory management; WRED; Quality-of-service; Micro-architecture; NETWORK; ROUTER; ARCHITECTURE; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To achieve high performances at the application level in multiprocessor architecture MP-SoC, the NoC router should implement per flit handling strategy with high quality. This purpose requires an enhanced internal architecture that ensures from one hand a specific management according to a service classification and from the other hand, it enhances the routing process. In this context, this paper proposes a new mechanism for QoS management in network on chip. This mechanism is based on the use of central memory where flits are in-queued according to their class of service. This scheme enables an optimal flit scheduling phase and provides more capabilities to drop low important flits when the router shows congestion state symptoms. The paper presents, also, a protocol structure that fills with this architecture and introduces a signaling mechanism to make efficient the QoS management through the proposed architecture. The circuit performances and its adaptability to achieve quality of service with low power processing and high bandwidth in on chip multiprocessor systems will be studied in this paper.
引用
收藏
页码:177 / 182
页数:6
相关论文
共 19 条
[1]   A new congestion control algorithm for improving the performance of a broadcast-based multiprocessor architecture [J].
Aci, Cigdem Inan ;
Akay, Mehmet Fatih .
JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2010, 70 (09) :930-940
[2]   Improving fairness in a WRED-based DiffServ network: A fluid-flow approach [J].
Barbera, Mario ;
Lombardo, Alfio ;
Schembra, Giovanni ;
Trecarichi, Andrea .
PERFORMANCE EVALUATION, 2008, 65 (10) :759-783
[3]  
Becker Daniel U., 2012, IEEE 30 INT C COMP D, P419
[4]   QNoC: QoS architecture and design process for network on chip [J].
Bolotin, E ;
Cidon, I ;
Ginosar, R ;
Kolodny, A .
JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (2-3) :105-128
[5]  
Daneshtalab Masoud, J SYST ARCHITECT
[6]  
David L, 2011, INT C COMM COMP SEC
[7]  
Ebrahimi Masoumeh, DESIGN AUTOMATION TE
[8]   CuNoC: A dynamic scalable communication structure for dynamically reconfigurable FPGAs [J].
Jovanovic, S. ;
Tanougast, C. ;
Bobda, C. ;
Weber, S. .
MICROPROCESSORS AND MICROSYSTEMS, 2009, 33 (01) :24-36
[9]  
KADDACHI Med Lassaad, 2008, INT C SIGN CIRC SYST
[10]   An integrated scheduling and buffer management scheme for input queued switches with finite buffer space [J].
Kumar, A ;
Mahapatra, RN .
COMPUTER COMMUNICATIONS, 2005, 29 (01) :42-51