Low Power SRAM Design using Independent Gate FinFET at 30nm Technology

被引:0
作者
Chodankar, Prathamesh [1 ]
Gangad, Ajit [1 ]
Suryavanshi, Indraneel [1 ]
机构
[1] VIT Univ, Sch Elect Engn, VLSI Design, Vellore, Tamil Nadu, India
来源
2014 First International Conference on Computational Systems and Communications (ICCSC) | 2014年
关键词
FinFET; SRAM; Threshold Voltage(Vt);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Energy efficient and low power circuit designing has become challenging for many years. Now a day in Modern IC designing, SRAM design somewhat significant because it will occupy more space on a die and consumes large fraction of energy of the chip. Scaling of conventional CMOS circuit leads to have short channel effects due to which, effect such as drain induced barrier lowering, hot electron effect, punch through etc. takes place and hence leakage power increases in the transistor. In this paper, to minimize short channel effects, we have designed SRAM cell using double gate FinFET. FinFET may be the most promising device in the LSI (large scale integration) circuits because it realizes the self-aligned double-gate structure easily. Simulation is performed with Cadence virtuoso tool. The low power in SRAM is achieved by driving the two gates of FinFET independently. We have designed some SRAM circuits using FinFET and compared their results. After that, using the best configuration we have designed 8x8 memory array.
引用
收藏
页码:52 / 56
页数:5
相关论文
共 7 条
  • [1] Amelifard B., 2006, QUAL EL DES 2006 ISQ, p[6, 734]
  • [2] Deepak A. Lourts, 2011, NAN ENG TECHN ICONSE, P177
  • [3] KHARE K, 2008, SEM EL 2008 ICSE 200, P117
  • [4] MARGALA M, 1999, MEMORY TECHNOLOG AUG, P115
  • [5] SIKARWAR V, 2013, ADV COMP COMM TECHN, P166, DOI DOI 10.1109/ACCT.2013.41
  • [6] Solanki S., 2010, EM TRENDS ENG TECHN, P698
  • [7] Wang Y. Y., 2012, SOLIDSTATE INT CIRC, P1, DOI DOI 10.1109/ICSICT.2012.6467902