A Configurable Symbol Synchronizer for Digital Systems

被引:0
|
作者
Barnes, W. Justin [1 ]
Tachwali, Yahia [1 ]
Refai, Hazem H. [1 ]
机构
[1] Univ Oklahoma, Dept Elect & Comp Engn, Norman, OK 73019 USA
关键词
D O I
10.1109/GLOCOM.2008.ECP.227
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper provides a comprehensive symbol synchronization architecture for deployment in configurable digital receivers. While this is a well researched topic for static symbol rate conditions, significant work remains to be done in determining how to best implement variable data rates and training sequences while maintaining functionality. The synchronizer architecture is a modified version of the basic analog architecture for DSSS synchronizers making it applicable to both wideband and narrowband signals. A known training sequence is received and synchronized to within a half chip accuracy by delaying the generated sequence by half of a chip every sequence period and comparing the correlation to a set threshold. A delay-locked loop (DLL) uses the difference between early and late correlations to drive fine synchronization process. This process is made configurable with the knowledge of the number of samples per symbol, training sequence, sequence length, data rate, and coarse correlation threshold.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] DIGITAL TRANSITION TRACKING SYMBOL SYNCHRONIZER FOR LOW SNR CODED SYSTEMS
    HURD, WJ
    ANDERSON, TO
    IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1970, CO18 (02): : 141 - &
  • [2] Performance of a digital symbol synchronizer in cochannel interference and noise
    Paranchych, DW
    Beaulieu, NC
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2000, 48 (11) : 1945 - 1954
  • [3] A Modified Loop Filter Design for Digital Symbol Synchronizer
    Yang, Zhixing
    Zhuang, Siliang
    Zhang, Yu
    2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [4] ALL-DIGITAL MANCHESTER SYMBOL SYNCHRONIZER FOR LOW SNR
    CELLIER, A
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1975, 11 (04) : 683 - 683
  • [5] Hardware implementation of symbol timing synchronizer in MQAM systems
    Zhang, Yue
    Wang, Jian
    2016 INTERNATIONAL CONFERENCE ON INFORMATION SYSTEM AND ARTIFICIAL INTELLIGENCE (ISAI 2016), 2016, : 539 - 542
  • [6] A proposed hangup free and self-noise reduction method for digital symbol synchronizer in MFSK systems
    Lee, CD
    Darnell, M
    ADVANCED SIGNAL PROCESSING FOR COMMUNICATION SYSTEMS, 2002, 703 : 97 - 112
  • [7] Configurable MIMO Symbol Detector for Wireless Communication Systems
    Jang, Soohyun
    Cheon, Jeonghyeon
    Jung, Yunho
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 301 - 302
  • [8] A symbol synchronizer for multi-carrier spread-spectrum systems
    Goto, S
    Ogawa, A
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (12) : 2881 - 2885
  • [9] Lightweight and Configurable Synchronizer and Demodulator Design for PDSCH on FPGA
    Yao, Chongguang
    Liu, Qiang
    Wang, Linan
    Zhang, Qingye
    Tang, Honghui
    Zhang, Maoshen
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [10] DIGITAL FRAMESTORE SYNCHRONIZER
    MATLEY, JB
    SMPTE JOURNAL, 1976, 85 (06): : 385 - 388