A new delay line loops shrinking time-to-digital converter in low-cost FPGA

被引:19
|
作者
Zhang, Jie [1 ,2 ]
Zhou, Dongming [1 ]
机构
[1] Chinese Acad Sci, Inst Geodesy & Geophys, State Key Lab Geodesy & Earths Dynam, Wuhan 430077, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
关键词
Field programmable gate array (FPGA); Time interval measurement; Delay line loops shrinking; Time-to-digital converter; Delay locked loop;
D O I
10.1016/j.nima.2014.10.040
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The article provides the design and Lest results of a new time-to-digital converter (TDC) based on delay line loops shrinking method and implemented in a low-cost field programmable gate array (FPGA) device. A technique that achieves high resolution with low cost and flexibility is presented. The technique is based on two delay line loops which are used to directly shrink the measured time interval in the designed TDC, and the resolution is dependent On the difference between the entire delay times of the two delay line loops. In order to realize high resolution and eliminate temperature influence, the two delay line loops consist of the same delay cells with the same number. A delay-locked loop (DLL) is used to stabilize the resolution against process variations and ambient conditions. Meanwhile, one method is used to accurately evaluate the resolution of the implemented TDC. The converter has been implemented in a general-propose FPGA device (Actel SmartFusion A2F200M3). A single shot resolution of the implemented converter is 63.3 ps and the measurement standard deviation is about 61.7 ps within the measurement range of 5 ns. (C) 2014 Elsevier B.V. All rights reserved.
引用
收藏
页码:10 / 16
页数:7
相关论文
共 50 条
  • [21] CMOS time-to-digital converter without delay time
    Choi, JH
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1216 - 1218
  • [22] Design and Test of a Time-to-Digital Converter ASIC Based on a Differential Delay Line
    Gao, Jie
    Yang, Dong-Xu
    Wang, Jian
    Qu, Wen-Qing
    Jiang, Wei-Jie
    Feng, Yi
    Wang, Zhi-Yue
    Zhang, Hong-Fei
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (08) : 2020 - 2025
  • [23] A Reconfigurable Time-to-Digital Converter based on Pulse Stretcher and Gated Delay Line
    Mishra, Biswajit
    Kumar, Bitu
    PROCEEDINGS OF THE 2019 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2019), 2019, : 1 - 5
  • [24] ABB Assisted Area Efficient Vernier Delay Line Time-to-Digital Converter for Low Voltage Applications
    Ravi
    Acharya, Lomash Chandra
    Dargupally, Mahipal
    Gupta, Neha
    Mishra, Neeraj
    Dani, Lalit Mohan
    Sarma, Nilotpal
    Dwivedi, Devesh
    Dasgupta, Sudeb
    Bulusu, Anand
    2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 100 - 104
  • [25] A LOW-COST PROGRAMMABLE DIGITAL DELAY-LINE
    LAKSHMINARAYANAN, V
    ELECTRONIC ENGINEERING, 1990, 62 (759): : 30 - 30
  • [26] A 5 mW time-to-digital converter based on a stabilized CMOS delay line
    RaisanenRuotsalainen, E
    Rahkonen, T
    Kostamovaara, J
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 393 - 396
  • [27] A Low-Cost FPGA-Based Coarse-Fine Counting Time-to-Digital Converter With External High-Precision Reference Clock
    Yu, Xin
    Chang, Songtao
    Li, Weishi
    Xia, Haojie
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72
  • [28] All-digital ΔΣ time-to-digital converter with Bi-Directional gated delay line time integrator
    Park, Young Jun
    Parekh, Parth
    Yuan, Fei
    MICROELECTRONICS JOURNAL, 2018, 81 : 179 - 191
  • [29] Cascading delay line time-to-digital converter with 75 ps resolution and a reduced number of delay cells
    Xie, DK
    Zhang, QC
    Qi, GS
    Xu, DY
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2005, 76 (01):
  • [30] Two-step pulse-shrinking time-to-digital converter
    Park, Young Jun
    Yuan, Fei
    MICROELECTRONICS JOURNAL, 2017, 60 : 45 - 54