A new delay line loops shrinking time-to-digital converter in low-cost FPGA

被引:19
|
作者
Zhang, Jie [1 ,2 ]
Zhou, Dongming [1 ]
机构
[1] Chinese Acad Sci, Inst Geodesy & Geophys, State Key Lab Geodesy & Earths Dynam, Wuhan 430077, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
关键词
Field programmable gate array (FPGA); Time interval measurement; Delay line loops shrinking; Time-to-digital converter; Delay locked loop;
D O I
10.1016/j.nima.2014.10.040
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The article provides the design and Lest results of a new time-to-digital converter (TDC) based on delay line loops shrinking method and implemented in a low-cost field programmable gate array (FPGA) device. A technique that achieves high resolution with low cost and flexibility is presented. The technique is based on two delay line loops which are used to directly shrink the measured time interval in the designed TDC, and the resolution is dependent On the difference between the entire delay times of the two delay line loops. In order to realize high resolution and eliminate temperature influence, the two delay line loops consist of the same delay cells with the same number. A delay-locked loop (DLL) is used to stabilize the resolution against process variations and ambient conditions. Meanwhile, one method is used to accurately evaluate the resolution of the implemented TDC. The converter has been implemented in a general-propose FPGA device (Actel SmartFusion A2F200M3). A single shot resolution of the implemented converter is 63.3 ps and the measurement standard deviation is about 61.7 ps within the measurement range of 5 ns. (C) 2014 Elsevier B.V. All rights reserved.
引用
收藏
页码:10 / 16
页数:7
相关论文
共 50 条
  • [1] A 23ps Resolution Time-to-Digital Converter Implemented on Low-Cost FPGA Platform
    Abbas, Mohamed
    Khalil, Kasem
    2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
  • [2] Implementation of Integrating a High Resolution Time-to-Digital Converter with an Embedded Processor System on Low-Cost FPGA
    Chen, Wei-Da
    Zhang, You-Chen
    Liang, Hui-Yu
    2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 97 - 98
  • [3] A 2.3-ps RMS Resolution Time-to-Digital Converter Implemented in a Low-Cost Cyclone V FPGA
    Sui, Tengjie
    Zhao, Zhixiang
    Xie, Siwei
    Xie, Yangze
    Zhao, Yanyan
    Huang, Qiu
    Xu, Jianfeng
    Peng, Qiyu
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2019, 68 (10) : 3647 - 3660
  • [4] Tapped delay line for compact time-to-digital converter on UltraScale FPGA and its coding method
    Zhu, Min
    Qi, Xihan
    Cui, Tang
    Gao, Qiang
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2023, 1056
  • [5] An interpolating time-to-digital converter on an FPGA
    Chulkov, V. A.
    Medvedev, A. V.
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 2009, 52 (06) : 788 - 792
  • [6] Time-to-Digital Converter with Pseudo-Segmented Delay Line
    Kwiatkowski, P.
    Szplet, R.
    2019 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2019, : 17 - 22
  • [7] An interpolating time-to-digital converter on an FPGA
    V. A. Chulkov
    A. V. Medvedev
    Instruments and Experimental Techniques, 2009, 52 : 788 - 792
  • [8] A low-cost low-power CMOS time-to-digital converter based on pulse stretching
    Chen, Poki
    Chen, Chun-Chi
    Shen, You-g Shen
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (04) : 2215 - 2220
  • [9] Time tagging individual photons with a low-cost FPGA based time to digital converter
    Pilyavsky, Genady
    Sinclair, Adrian
    Weeks, Eric
    Wheeler, Caleb
    Lunde, Emily
    Mauskopf, Philip
    OPTICAL AND INFRARED INTERFEROMETRY AND IMAGING VI, 2018, 10701
  • [10] A Low-Cost and Low-Power Time-to-Digital Converter Using Triple-Slope Time Stretching
    Kim, Manho
    Lee, Hyunjoong
    Woo, Jong-Kwan
    Xing, Nan
    Kim, Min-Oh
    Kim, Suhwan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (03) : 169 - 173