Power Delivery Design for 3-D ICs Using Different Through-Silicon Via (TSV) Technologies

被引:71
|
作者
Khan, Nauman H. [1 ]
Alam, Syed M. [2 ]
Hassoun, Soha [1 ]
机构
[1] Tufts Univ, Dept Comp Sci, Medford, MA 02155 USA
[2] Everspin Technol, Austin, TX 78750 USA
关键词
3-D integrated circuit (IC); 3-D integration; coaxial through-silicon via (TSV); power delivery; power grid; TSV; CARRIER;
D O I
10.1109/TVLSI.2009.2038165
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3-D integrated circuits promise high bandwidth, low latency, low device power, and a small form factor. Increased device density and asymmetrical packaging, however, renders the design of 3-D power delivery a challenge. We investigate in this paper various methods to improve 3-D power delivery. We analyze the impact of through-silicon via (TSV) size and spacing, of controlled collapse chip connection (C4) spacing, and of dedicated power delivery TSVs. In addition to considering typical cylindrical or square metal-filled TSVs (core TSVs), we also investigate using coaxial TSVs for power delivery resulting in reduced routing blockages and added coupling capacitance. Our 3-D evaluation system is composed of a quad-core chip multiprocessor, a memory die, and an accelerator engine, and it is evaluated using representative SPEC benchmark traces. This is the first detailed architectural-level analysis for 3-D power delivery. Our findings provide clear guidelines for 3-D power delivery design. More importantly, we show that it is possible to achieve 2-D-like, or even better, power quality by increasing C4 granularity and by selecting suitable TSV size and spacing.
引用
收藏
页码:647 / 658
页数:12
相关论文
共 50 条
  • [1] Sensitivity Analysis of Through-Silicon Via (TSV) Interconnects for 3-D ICs
    Zhao, Wen-Sheng
    Hu, Jun
    Yin, Wen-Yan
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [2] Low-Power and Reliable Clock Network Design for Through-Silicon Via (TSV) Based 3D ICs
    Zhao, Xin
    Minz, Jacob
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (02): : 247 - 259
  • [3] 3-D Packaging With Through-Silicon Via (TSV) for Electrical and Fluidic Interconnections
    Khan, Navas
    Yu, Li Hong
    Pin, Tan Siow
    Ho, Soon Wee
    Kripesh, Vaidyanathan
    Pinjala, Damaruganath
    Lau, John H.
    Chuan, Toh Kok
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (02): : 221 - 228
  • [4] On Signalling Over Through-Silicon Via (TSV) Interconnects in 3-D Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1325 - 1328
  • [5] 3-D Stacked Technology of DRAM-Logic Controller Using Through-Silicon Via (TSV)
    Shen, Wen-Wei
    Lin, Yu-Min
    Chen, Shang-Chun
    Chang, Hsiang-Hung
    Chang, Tao-Chih
    Lo, Wei-Chung
    Lin, Chien-Chung
    Chou, Yung-Fa
    Kwai, Ding-Ming
    Kao, Ming-Jer
    Chen, Kuan-Neng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 396 - 402
  • [6] Through-Silicon Via Fault-Tolerant Clock Networks for 3-D ICs
    Lung, Chiao-Ling
    Su, Yu-Shih
    Huang, Hsih-Hsiu
    Shi, Yiyu
    Chang, Shih-Chieh
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (07) : 1100 - 1109
  • [7] 3-D through-silicon via technology
    Vardaman, E. Jan
    Electronic Device Failure Analysis, 2008, 10 (04): : 30 - 32
  • [8] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [9] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [10] Wideband Modeling and Characterization of Coaxial-annular through-silicon via for 3-D ICs
    Mei, Zheng
    Dong, Gang
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,