A 10-Bit 600-MS/s Time-Interleaved SAR ADC With Interpolation-Based Timing Skew Calibration

被引:39
|
作者
Li, Dengquan [1 ]
Zhu, Zhangming [1 ]
Ding, Ruixue [1 ]
Liu, Maliang [1 ]
Yang, Yintang [1 ]
Sun, Nan [2 ]
机构
[1] Xidian Univ, Sch Microelect, Shaanxi Key Lab Integrated Circuits & Syst, Xian 710071, Shaanxi, Peoples R China
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
基金
中国国家自然科学基金;
关键词
Successive approximation register ADC; time-interleaved (TI); timing skew calibration; finite-impulse response (FIR) filter; reference voltage generator; ALL-DIGITAL CALIBRATION;
D O I
10.1109/TCSII.2018.2828649
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a 10-bit 600 MS/s 4-channel time-interleaved (TI) successive approximation register analog-to-digital converter (ADC). A background calibration algorithm using Lagrange polynomial interpolation is introduced to calibrate timing skew. It consists of digital detection and adaptive derivative-based correction, employing low filter taps and resulting in hardware reduction. Two reference voltage generators are implemented on-chip to provide a stable reference voltage for the sub-ADCs, enhancing the reliability and robustness of the circuits. The TI-ADC prototype is fabricated in the 65-nm CMOS process and occupies an area of 0.69 mm(2). The measurement results show that at a sampling rate of 600 MS/s the ADC achieves a 49-dB SNDR after calibration while dissipating 34 mW from a 1.2/2.5-V supply.
引用
收藏
页码:16 / 20
页数:5
相关论文
共 50 条
  • [41] A time-interleaved 2b/Cycle SAR ADC with sign-inversion method for timing-skew calibration
    Tian, Jiawei
    Jian, Mingchao
    Xie, Huanlin
    Li, Mingjie
    Yang, Jiajun
    Guo, Chunbing
    MICROELECTRONICS JOURNAL, 2025, 156
  • [42] A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration
    El-Chammas, Manar
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 838 - 847
  • [43] A 10-bit 100MS/s Time Domain Flash-SAR ADC
    Wu, S. Y.
    Du, L.
    Jiang, M.
    Ning, N.
    Yu, Q.
    Liu, Y.
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [44] A Time-Interleaved SAR ADC With Bypass-Based Opportunistic Adaptive Calibration
    Fan, Qingjun
    Hong, Yi
    Chen, Jinghong
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (08) : 2082 - 2093
  • [45] A 14-bit 200-MS/s time-interleaved ADC with sample-time error calibration
    Zhang Yiwen
    Chen Chixiao
    Yu Bei
    Ye Fan
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (10)
  • [46] A 14-bit 200-MS/s time-interleaved ADC with sample-time error calibration
    张逸文
    陈迟晓
    余北
    叶凡
    任俊彦
    半导体学报, 2012, 33 (10) : 116 - 121
  • [47] A timing mismatch calibration method for time-interleaved ADC based on spectral characteristics
    College of Electronic Information and Control Engineering, Beijing University of Technology, Beijing
    100124, China
    Tien Tzu Hsueh Pao, 3 (587-590):
  • [48] A CMOS 15-bit 125-MS/s time-interleaved ADC with digital background calibration
    Lee, Zwei-Mei
    Wang, Cheng-Yeh
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (10) : 2149 - 2160
  • [49] A 10-bit 10-MS/s Asynchronous SAR ADC with Input Offset Calibration using Capacitor DAC
    Son, Jisu
    Jang, Young-Chan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (06) : 518 - 525
  • [50] A 10-bit 100-Msps low power time-interleaved ADC using OTA sharing
    许莱
    殷秀梅
    杨华中
    半导体学报, 2010, 31 (09) : 123 - 128