A 10-Bit 600-MS/s Time-Interleaved SAR ADC With Interpolation-Based Timing Skew Calibration

被引:39
|
作者
Li, Dengquan [1 ]
Zhu, Zhangming [1 ]
Ding, Ruixue [1 ]
Liu, Maliang [1 ]
Yang, Yintang [1 ]
Sun, Nan [2 ]
机构
[1] Xidian Univ, Sch Microelect, Shaanxi Key Lab Integrated Circuits & Syst, Xian 710071, Shaanxi, Peoples R China
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
基金
中国国家自然科学基金;
关键词
Successive approximation register ADC; time-interleaved (TI); timing skew calibration; finite-impulse response (FIR) filter; reference voltage generator; ALL-DIGITAL CALIBRATION;
D O I
10.1109/TCSII.2018.2828649
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a 10-bit 600 MS/s 4-channel time-interleaved (TI) successive approximation register analog-to-digital converter (ADC). A background calibration algorithm using Lagrange polynomial interpolation is introduced to calibrate timing skew. It consists of digital detection and adaptive derivative-based correction, employing low filter taps and resulting in hardware reduction. Two reference voltage generators are implemented on-chip to provide a stable reference voltage for the sub-ADCs, enhancing the reliability and robustness of the circuits. The TI-ADC prototype is fabricated in the 65-nm CMOS process and occupies an area of 0.69 mm(2). The measurement results show that at a sampling rate of 600 MS/s the ADC achieves a 49-dB SNDR after calibration while dissipating 34 mW from a 1.2/2.5-V supply.
引用
收藏
页码:16 / 20
页数:5
相关论文
共 50 条
  • [31] A 600-MS/s, 65-dB SNDR, 75-MHz BW Time-Interleaved Noise-Shaping SAR ADC
    Baek, Jihyun
    Chae, Hyungil
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (07) : 2315 - 2319
  • [32] A Time-Interleaved SAR ADC With Signal-Independent Background Timing Calibration
    Su, Christopher K.
    Hurst, Paul J.
    Lewis, Stephen H.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (02) : 620 - 633
  • [33] A 1GS/s 10b 18.9mW Time-Interleaved SAR ADC with Background Timing-Skew Calibration
    Lee, Sunghyuk
    Chandrakasan, Anantha P.
    Lee, Hae-Seung
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 384 - +
  • [34] A 38-mW 7-bit 5-GS/s Time-Interleaved SAR ADC with Background Skew Calibration
    Chung, Yung-Hui
    Hu, Chia-Yi
    Chang, Che-We
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 243 - 246
  • [35] A 2.3mW 10-bit 170MS/s Two-Step Binary-Search Assisted Time-Interleaved SAR ADC
    Wong, Si-Seng
    Chio, U-Fat
    Zhu, Yan
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, R. P.
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [36] A 2.5 GS/s 7-Bit 5-Way Time-Interleaved SAR ADC With On-Chip Background Offset and Timing-Skew Calibration
    Seong, Kiho
    Han, Jae-Soub
    Shim, Yong
    Baek, Kwang-Hyun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (10) : 4043 - 4047
  • [37] A 10-bit 10 MS/s SAR ADC with the Reduced Capacitance DAC
    Kuo, Hsuan-Lun
    Lu, Chih-Wen
    Lin, Shuw-Guann
    Chang, Da-Chiang
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [38] 13-bit 205 MS/s Time-Interleaved Pipelined ADC with Digital Background Calibration
    Mohsen, Mohamed
    Dessouky, Mohamed
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1727 - 1730
  • [39] A 7b 2 GS/s Time-Interleaved SAR ADC with Time Skew Calibration Based on Current Integrating Sampler
    Jiang, Wenning
    Zhu, Yan
    Chan, Chi-Hang
    Murmann, Boris
    U, Seng-Pan
    Martins, Rui Paulo
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 235 - 238
  • [40] A 12-GS/s81-mW 5-bit Time-Interleaved Flash ADC with Background Timing Skew Calibration
    El-Chammas, Manar
    Murmann, Boris
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 157 - 158