SpinSim: A Computer Architecture-Level Variation Aware STT-MRAM Performance Evaluation Framework

被引:0
作者
Ma, Haoyuan [1 ,2 ]
Wang, You [1 ]
Ali, Rashid [1 ,2 ]
Hou, Zhengyi [2 ]
Zhang, Deming [2 ]
Deng, Erya [2 ]
Wang, Gefei [2 ]
Zhao, Weisheng [1 ,2 ]
机构
[1] Beihang Univ, Hefei Innovat Res Inst, Hefei 230013, Peoples R China
[2] Beihang Univ, Sch Integrated Circuit Sci & Engn, Beijing 100191, Peoples R China
来源
2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2021年
关键词
Non-volatile memory; spin-transfer torque magnetic random access memory (STT-MRAM); process variation; reliability; performance evaluation; MODEL;
D O I
10.1109/ISCAS51556.2021.9401359
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With low power consumption, fast access speed, high scalability and infinite endurance, spin-transfer torque magnetoresistive random access memory (STT-MRAM) is considered as one of the most promising alternatives to SRAM. However, The performance of STT-MRAM is significantly influenced by several reliability issues, such as process variations and stochastic switching. Most of the reliability analysis of relative circuits are performed at bit-cell and memory level, while that at computersystem level is missing. This paper proposes an efficient framework for performance evaluation of STT-MRAM on computer architecture-level implemented by GEM5+NVMain co-simulator in consideration of the reliability issues. The results show that the overall average latency and energy of STT-MRAM can be up to 5.996% and 20.65% larger than that of the nominal cases in a computer system-level memory architecture taking reliability issues into account. Because reliability issues are considered during the design phase, our framework can provide more accurate performance evaluation and contribute to a higher yield of STT-MRAM based computer systems.
引用
收藏
页数:5
相关论文
共 24 条
[1]  
Ahari A, 2015, 2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), P109, DOI 10.1109/ICCD.2015.7357091
[2]  
[Anonymous], 2015, 240PIN REG DIMM BAS
[3]  
[Anonymous], 2011, BENCHMARKING MODERN
[4]  
[Anonymous], 2015, IEEE INT SOLID STATE
[5]  
[Anonymous], 2011, 240PIN REG DIMM BAS
[6]  
Asifuzzaman K., 2019, THESIS U CATALONIA D
[7]   Enabling a Reliable STT-MRAM Main Memory Simulation [J].
Asifuzzaman, Kazi ;
Sanchez Verdejo, Rommel ;
Radojkovic, Petar .
MEMSYS 2017: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2017, :283-292
[8]  
Bi XY, 2012, ICCAD-IEEE ACM INT, P88
[9]  
Binkert Nathan, 2011, Computer Architecture News, V39, P1, DOI 10.1145/2024716.2024718
[10]   Single-shot time-resolved measurements of nanosecond-scale spin-transfer induced switching: Stochastic versus deterministic aspects [J].
Devolder, T. ;
Hayakawa, J. ;
Ito, K. ;
Takahashi, H. ;
Ikeda, S. ;
Crozat, P. ;
Zerounian, N. ;
Kim, Joo-Von ;
Chappert, C. ;
Ohno, H. .
PHYSICAL REVIEW LETTERS, 2008, 100 (05)