A New MAC Design Using High-Speed Partial Product Summation Tree

被引:0
|
作者
Asadee, P. [1 ]
机构
[1] Islamic Azad Univ, Varamin Pishva Branch, Tehran, Iran
来源
2009 2ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, VOL 3 | 2009年
关键词
adder; arithmetic; CMOS; counter; VLSI; MULTIPLIERS;
D O I
10.1109/ICCSIT.2009.5234712
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A novel multiplication algorithm using high-speed partial product summation tree has been presented. Some changes have been done in previous algorithms to obtain speed and better electronic parameters. In partial product generation step a new modified Booth algorithm has been proposed. In partial product reduction step a novel tree structure has been modified. In final addition step a fast adder structure using high-speed components is used. The modified Booth structure decreases the delay with the production of partial products by using the additional parallelism of conventional Booth algorithm. Multiplication is partitioned in four slices which results more speed. A new carry save addition has been used in final addition step. Modified high-speed array architecture is proposed. Simulations have been done with SPICE and some programming codes. This study has decreased transistor count by 8 percent, delay time of whole architecture has reduced 10 percent and power consumption reduction is 10 percent in compare with other previous designs.
引用
收藏
页码:231 / 234
页数:4
相关论文
共 50 条
  • [41] Design and analysis of high-speed split-segmented switched-capacitor DACs
    Quoc-Tai Duong
    Bhide, Ameya
    Alvandpour, Atila
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) : 199 - 217
  • [42] A layout-based schematic method for very high-speed CMOS cell design
    Mu, FH
    Svensson, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 144 - 148
  • [43] Self-timed design in GaAs - Case study of a high-speed, parallel multiplier
    Chandramouli, V
    Brunvand, E
    Smith, KF
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (01) : 146 - 149
  • [44] Terahertz Integrated Circuits and Systems for High-Speed Wireless Communications: Challenges and Design Perspectives
    Heydari, Payam
    IEEE Open Journal of the Solid-State Circuits Society, 2021, 1 : 18 - 36
  • [45] An All-Digital RF Signal Generator Using High-Speed ΔΣ Modulators
    Frappe, Antoine
    Flament, Axel
    Stefanelli, Bruno
    Kaiser, Andreas
    Cathelin, Andreia
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (10) : 2722 - 2732
  • [46] Design of a 12-bit high-speed CMOS D/A converter using a new 3D digital decoder structure useful for wireless transmitter applications
    Aliparast, Peiman
    Koozehkanany, Ziaadin Daei
    Sobhi, Jafar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 68 (03) : 315 - 328
  • [47] Design of a 12-bit high-speed CMOS D/A converter using a new 3D digital decoder structure useful for wireless transmitter applications
    Peiman Aliparast
    Ziaadin Daei Koozehkanany
    Jafar Sobhi
    Analog Integrated Circuits and Signal Processing, 2011, 68 : 315 - 328
  • [48] A High-Speed Dual Modulus Prescaler Using 0.25 μm CMOS Technology
    杨文荣
    曹家麟
    冉峰
    王健
    Advances in Manufacturing, 2004, (03) : 342 - 347
  • [49] Design of High Speed Low Power Counter using Pipelining
    Vijeyakumar, K. N.
    Sumathy, V.
    Pramod, P.
    Saravanakumar, S.
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2014, 73 (02): : 117 - 123
  • [50] High-Efficient, Ultra-Low-Power and High-Speed 4:2 Compressor with a New Full Adder Cell for Bioelectronics Applications
    Sadeghi, Ayoub
    Shiri, Nabiollah
    Rafiee, Mahmood
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (12) : 6247 - 6275