Simulation of diffusion limited aggregation in field programmable gate arrays

被引:0
|
作者
Wijesinghe, W. A. S. [2 ]
Jayananda, M. K. [1 ]
Sonnadara, D. U. J. [1 ]
机构
[1] Univ Colombo, Fac Sci, Dept Phys, Colombo 03, Sri Lanka
[2] Wayamba Univ Sri Lanka, Fac Sci Appl, Dept Elect, Makandura, Sri Lanka
来源
JOURNAL OF THE NATIONAL SCIENCE FOUNDATION OF SRI LANKA | 2010年 / 38卷 / 04期
基金
美国国家科学基金会;
关键词
Dedicated hardware; FPGA; Monte Carlo simulation; VHDL; Xilinx; BREAKDOWN; COMPUTER; SYSTEMS; GROWTH;
D O I
10.4038/jnsfsr.v38i4.2647
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
This paper presents design considerations and performance in implementation of Diffusion-limited aggregation (DLA) process on a Xilinx Spartan 3 field programmable gate array (FPGA). The DLA cluster algorithm was implemented as a block RAM and two 32-bit Linear Feedback Shift Register random number generators in hardware. The complete design, written in VHDL and synthesized using Xilinx WebPACK 7.2 was downloaded to the Spartan 3 device for speed measurements. A 300% speed improvement compared to a software based implementation of the same algorithm was observed when the design was tested in a XC3S1000 FPGA operated with a 100 MHz clock.
引用
收藏
页码:213 / 218
页数:6
相关论文
共 50 条
  • [21] The MapReduce application of Matrix Multiplication implemented on Field Programmable Gate Arrays
    Tsompanas, Michail-Antisthenis I.
    Sirakoulis, Georgios Ch.
    2017 4TH PANHELLENIC CONFERENCE ON ELECTRONICS AND TELECOMMUNICATIONS (PACET), 2017, : 181 - 186
  • [22] Evolving classifiers on field programmable gate arrays: Migrating XCS to FPGAs
    Bolchini, Cristiana
    Ferrandi, Paolo
    Lanzi, Pier Luca
    Salice, Fabio
    JOURNAL OF SYSTEMS ARCHITECTURE, 2006, 52 (8-9) : 516 - 533
  • [23] An Automated Flow for Arithmetic Component Generation in Field-Programmable Gate Arrays
    Smith, Alastair M.
    Constantinides, George A.
    Cheung, Peter Y. K.
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2010, 3 (03)
  • [24] Interconnect Driver Design for Long Wires in Field-Programmable Gate Arrays
    Edmund Lee
    Guy Lemieux
    Shahriar Mirabbasi
    Journal of Signal Processing Systems, 2008, 51 : 57 - 76
  • [25] Impact and trends in embedding field programmable gate arrays and microcontrollers in scientific instrumentation
    Carminati, M.
    Scandurra, G.
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2021, 92 (09):
  • [26] Designing a General-Purpose Interconnection Architecture for Field Programmable Gate Arrays
    Siozios, Kostas
    Soudris, Dimitrios
    Thanailakis, Antonios
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (01) : 34 - 47
  • [27] Latch-Based Performance Optimization for Field-Programmable Gate Arrays
    Teng, Bill
    Anderson, Jason H.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (05) : 667 - 680
  • [28] Interconnect driver design for long wires in field-programmable gate arrays
    Lee, Edmund
    Lemieux, Guy
    Mirabbasi, Shahriar
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 51 (01): : 57 - 76
  • [29] Novel Physical Unclonable Function Implementation for Microcontrollers and Field Programmable Gate Arrays
    Grossi, Marco
    Omana, Martin
    Metra, Cecilia
    Acquaviva, Andrea
    IEEE ACCESS, 2025, 13 : 55970 - 55983
  • [30] Generic Automated Implementation of Deep Neural Networks on Field Programmable Gate Arrays
    Tourad, El Hadrami Cheikh
    Eleuldj, Mohsine
    6TH INTERNATIONAL CONFERENCE ON SMART CITY APPLICATIONS, 2022, 393 : 989 - 1000