Recent Findings In Electrical Behavior Of CMOS High-k Dielectric/Metal Gate Stacks

被引:1
|
作者
Ghibaudo, G. [1 ]
Coignus, J. [1 ]
Charbonnier, M. [2 ]
Mitard, J. [1 ,3 ]
Leroux, C. [2 ]
Garros, X. [2 ]
Clerc, R. [1 ]
Reimbold, G. [2 ]
机构
[1] MINATEC INPG, IMEP LAHC, 3 Parvis Louis Neel, F-38016 Grenoble, France
[2] MINATEC, CEA LETI, F-38054 Grenoble, France
[3] IMEC, B-3001 Leuven, Belgium
关键词
TUNNELING CURRENT; INTERNAL PHOTOEMISSION; INTERFACE; CURRENTS; HFO2; OXIDES; MODEL; SIO2; TEMPERATURE; MECHANISMS;
D O I
10.1149/1.3572319
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
We first review the kinetics of the trapping/detrapping process involved in hysteresis phenomena of HfO2 films on a large temperature range (20K-500K). We show that, up to 400K, trapping and detrapping processes are temperature independent after correction of threshold voltage variation with temperature. In most cases, the capture and emission into or from available traps are mainly controlled by tunneling. Then, we address the variations of the effective metal work function and its relation with the different fabrication processes. Based on C-V and internal photoemission measurements, we show the existence of an interfacial voltage drop (i.e. dipole) at the high-k SiO2 interface, as well as of variations in metal work function with metal gate process. Finally, we present a complete study of the transport mechanisms throughout the SiO2/HfO2 gate stacks combining C-V, I-V and Transmission Electron Microscopy measurements, on several nMOS transistors with different interfacial layer and HfO2 thicknesses, over a large temperature range (80K to 400K).
引用
收藏
页码:773 / 804
页数:32
相关论文
共 50 条
  • [1] Integration of high-k/metal gate stacks for CMOS application
    Chen, D. Y.
    Lin, C. T.
    Hsu, Y. R.
    Chang, C. H.
    Wang, H. Y.
    Chiu, Y. S.
    Yu, C. H.
    2008 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 148 - 149
  • [2] Theoretical analysis of high-k dielectric gate stacks
    Demkov, A. A.
    Sharia, O.
    Lee, J. K.
    MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) : 2032 - 2034
  • [3] Carrier scattering in high-k/metal gate stacks
    Zeng, Zaiping
    Triozon, Francois
    Niquet, Yann-Michel
    JOURNAL OF APPLIED PHYSICS, 2017, 121 (11)
  • [4] Single metal gate on high-k gate stacks for 45nm low power CMOS
    Taylor, W. J., Jr.
    Capasso, C.
    Min, B.
    Winstead, B.
    Verret, E.
    Loiko, K.
    Gilmer, D.
    Hegde, R. I.
    Schaeffer, J.
    Luckowski, E.
    Martinez, A.
    Raymond, M.
    Happ, C.
    Triyoso, D. H.
    Kalpat, S.
    Haggag, A.
    Roan, D.
    Nguyen, J. -Y.
    La, L. B.
    Hebert, L.
    Smith, J.
    Jovanovic, D.
    Burnett, D.
    Foisy, M.
    Cave, N.
    Tobin, P. J.
    Samavedam, S. B.
    White, B. E., Jr.
    Venkatesan, S.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 366 - +
  • [5] Threshold voltage instabilities in high-k gate dielectric stacks
    Zafar, S
    Kumar, A
    Gusev, E
    Cartier, E
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (01) : 45 - 64
  • [6] The Effect of Interface Thickness of High-k/Metal Gate Stacks on NFET Dielectric Reliability
    Linder, Barry P.
    Cartier, Eduard
    Krishnan, Siddarth
    Stathis, James H.
    Kerber, Andreas
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 510 - +
  • [7] Density functional theory of high-k dielectric gate stacks
    Demkov, Alexander A.
    Sharia, Onise
    Luo, Xuhui
    Lee, Jaekwang
    MICROELECTRONICS RELIABILITY, 2007, 47 (4-5) : 686 - 693
  • [8] Different noise mechanisms in high-k dielectric gate stacks
    Çelik-Butler, Z
    NOISE IN DEVICES AND CIRCUITS III, 2005, 5844 : 177 - 184
  • [9] High-k/Metal Gate Stacks in Gate First and Replacement Gate Schemes
    Kesapragada, Sree
    Wang, Rongjun
    Liu, Dave
    Liu, Guojun
    Xie, Zhigang
    Ge, Zhenbin
    Yang, Haichun
    Lei, Yu
    Lu, Xinliang
    Tang, Xianmin
    Lei, Jianxin
    Allen, Miller
    Gandikota, Srinivas
    Moraes, Kevin
    Hung, Steven
    Yoshida, Naomi
    Chang, Chorng-Ping
    2010 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, 2010, : 256 - 259
  • [10] High-k gate stacks for planar, scaled CMOS integrated circuits
    Huff, HR
    Hou, A
    Lim, C
    Kim, Y
    Barnett, J
    Bersuker, G
    Brown, GA
    Young, CD
    Zeitzoff, PM
    Gutt, J
    Lysaght, P
    Gardner, MI
    Murto, RW
    MICROELECTRONIC ENGINEERING, 2003, 69 (2-4) : 152 - 167