An eighth-order bandpass ΔΣ modulator for A/D conversion in digital radio

被引:22
作者
Louis, L [1 ]
Abcarius, J [1 ]
Roberts, GW [1 ]
机构
[1] McGill Univ, Dept Elect Engn, Montreal, PQ H3A 2A7, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
analog integrated circuits; analog-digital conversion; bandpass sigma-delta modulation; digital radio; sampled data circuits; sigma-delta modulation; switched capacitor circuits;
D O I
10.1109/4.753675
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper examines the design and implementation of an eighth-order bandpass delta-sigma modulator. The design process is investigated from the signal flow graph level, through to the details of the switched capacitor implementation and layout considerations, Simulation results, highlighting the effects of process variation, are provided and the experimental performance of the modulator described, The modulator is implemented in a 0.8-mu m BiCMOS process and occupies an active area of 1.7 mm(2). Operating from +/-2.5-V supplies, the fabricated prototype exhibits stable behavior and achieves a dynamic range of 67 dB over a 200-kHz bandwidth centered at the commonly used intermediate frequency of 10.7 MHz, This paper, therefore, demonstrates the viability of high-order single-bit bandpass delta-sigma modulation.
引用
收藏
页码:423 / 431
页数:9
相关论文
共 10 条
[1]  
CANDY JC, 1992, OVERSAMPLING DELTA S, P1
[2]   A HIGHER-ORDER TOPOLOGY FOR INTERPOLATIVE MODULATORS FOR OVERSAMPLING A/D CONVERTERS [J].
CHAO, KCH ;
NADEEM, S ;
LEE, WL ;
SODINI, CG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (03) :309-318
[3]   HIGH-FREQUENCY CMOS SWITCHED-CAPACITOR FILTERS FOR COMMUNICATIONS APPLICATION [J].
CHOI, TC ;
KANESHIRO, RT ;
BRODERSEN, RW ;
GRAY, PR ;
JETT, WB ;
WILCOX, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (06) :652-664
[4]   Circuit techniques for reducing the effects of op-amp imperfections: Autozeroing, correlated double sampling, and chopper stabilization [J].
Enz, CC ;
Temes, GC .
PROCEEDINGS OF THE IEEE, 1996, 84 (11) :1584-1614
[5]  
HAURIE X, 1996, P IEEE INT S CIRC SY, V4, P715
[6]   A 4TH-ORDER BANDPASS SIGMA-DELTA MODULATOR [J].
JANTZI, SA ;
SNELGROVE, WM ;
FERGUSON, PF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (03) :282-291
[7]  
MAHONEY M, 1987, DSP BASED TESTING AN
[8]  
Norsworthy StevenR., 1997, Delta-Sigma Data Converters: Theory, Design, and Simulation
[9]   BANDPASS SIGMA-DELTA MODULATION [J].
SCHREIER, R ;
SNELGROVE, M .
ELECTRONICS LETTERS, 1989, 25 (23) :1560-1561
[10]   SWITCHED-CAPACITOR BANDPASS DELTA-SIGMA A/D MODULATION AT 10.7-MHZ [J].
SINGOR, FW ;
SNELGREVE, WM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :184-192