Design of low power differential logic using adiabatic switching technique

被引:0
|
作者
Lo, CK [1 ]
Chan, PCH [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Elect Engn, Kowloon, Hong Kong
来源
ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6 | 1998年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a new adiabatic circuit technique called adiabatic differential cascode voltage switch with complementary pass-transistor logic tree (ADCPL). Power reduction is achieved by recovering the energy in the recover phase of the supply clock. Energy dissipation comparison with other logic circuits is performed. Simulation shows that for a pipelined ADCPL carry lookahead adder, a power reduction of 50% to 70% can be achieved over static CMOS case within a practical operation frequency range.
引用
收藏
页码:A33 / A36
页数:4
相关论文
共 50 条
  • [1] Design and Evaluation of Clocked Differential Adiabatic Logic Families for Low Power Applications
    Sasipriya, P.
    Bhaaskaran, V. S. Kanchana
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (09) : 1573 - 1590
  • [2] Design and Analysis of Clocked CMOS Differential Adiabatic Logic (CCDAL) for Low Power
    Sasipriya, P.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (04) : 548 - 557
  • [3] Power Reduction Technique Using Adiabatic Logic
    Turaga, Sriraj Dheeraj
    Jyothi, E. Arun
    Sai, K. Jaya Datta
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1284 - 1290
  • [4] Differential Cascode Adiabatic Logic Structure for Low Power
    Bhaaskaran, V. S. Kanchana
    Raina, J. P.
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (02) : 178 - 190
  • [5] Low-power circuit design using adiabatic switching principle
    Ye, YB
    Roy, K
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 1189 - 1192
  • [6] A CMOS adiabatic logic for low power circuit design
    Song, HS
    Kang, JK
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 348 - 351
  • [7] An adiabatic differential logic for low-power digital systems
    Lo, CK
    Chan, PCH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (09) : 1245 - 1250
  • [8] Adiabatic differential logic for low-power digital systems
    Lo, Chun-Keung
    Chan, Philip C.H.
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 1999, 46 (09): : 1245 - 1250
  • [9] Design of low power two bit magnitude comparator using adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 247 - 252
  • [10] Low Power Design and Analysis of Fundamental Logics Using Adiabatic Array Logic
    Singha, Thockchom Birjit
    Konwar, Shruti
    Roy, Soumik
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 775 - 781