Design Optimization and Analysis of Multicontext STT-MTJ/CMOS Logic Circuits

被引:27
作者
Deng, Erya [2 ,3 ,4 ]
Kang, Wang [1 ,2 ,3 ]
Zhang, Yue [2 ,3 ]
Klein, Jacques-Olivier [2 ,3 ]
Chappert, Claude [2 ,3 ]
Zhao, Weisheng [1 ,2 ,3 ]
机构
[1] Beihang Univ, Spintron Interdisciplinary Ctr, Beijing 100191, Peoples R China
[2] Univ Paris 11, Inst Elect Fondamentale, F-91405 Orsay, France
[3] CNRS, F-91405 Orsay, France
[4] SPINTEC, F-38054 Grenoble, France
关键词
Hybrid STT-MTJ/CMOS logic; MTJ nanopillar; multi-context; non-volatility; 3-D integration; HIGH-RELIABILITY; MAGNETORESISTANCE; DEVICES;
D O I
10.1109/TNANO.2014.2375205
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High power issues have become the main drawbacks of CMOS logic circuits as technology node shrinks below 45 nm. Emerging spintronics nanodevices-based hybrid logic-in-memory architecture has recently been investigated to overcome these issues. Among them, spin-transfer-torque-based magnetic tunnel junction (STT-MTJ) nanopillar is one of the most promising spintronics nanodevices thanks to its nonvolatility, fast access speed, and 3-D integration with CMOS technology. However, hybrid STT-MTJ/CMOS logic faces severe reliability issues in ultradeep submicron technology nodes (e.g., 28 nm) due to the increasing process variations and reduced supply voltage. This paper presents architecture designs and comparative study of multicontext hybrid STT-MTJ/CMOS logic structures with a particular focus on reliability investigation. Their merits and shortcomings are demonstrated depending on the addressed applications. Finally, some design considerations and strategies are also presented to further optimize their reliability performance. Transient and Monte Carlo statistical analyses are performed by using an industrial CMOS 28-nm design kit and a physics-based STT-MTJ nanopillar compact model to exhibit their functionalities and effectiveness.
引用
收藏
页码:169 / 177
页数:9
相关论文
共 38 条
[21]   A spintronics full adder for magnetic CPU [J].
Meng, H ;
Wang, JG ;
Wang, JP .
IEEE ELECTRON DEVICE LETTERS, 2005, 26 (06) :360-362
[22]   TMR-based logic-in-memory circuit for low-power VLSI [J].
Mochizuki, A ;
Kimura, H ;
Ibuki, M ;
Hanyu, T .
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (06) :1408-1415
[23]  
Onkaraiah S, 2012, IEEE INT NEW CIRC, P417, DOI 10.1109/NEWCAS.2012.6329045
[24]   Thermally assisted switching in exchange-biased storage layer magnetic tunnel junctions [J].
Prejbeanu, IL ;
Kula, W ;
Ounadjela, K ;
Sousa, RC ;
Redon, O ;
Dieny, B ;
Nozières, JP .
IEEE TRANSACTIONS ON MAGNETICS, 2004, 40 (04) :2625-2627
[25]   CMOS/magnetic hybrid architectures [J].
Prenat, Guillaume ;
El Baraji, Mourad ;
Guo, Wei ;
Sousa, Ricardo ;
Buda-Prejbeanu, Liliana ;
Dieny, Bernard ;
Javerliac, Virgile ;
Nozieres, Jean-Pierre ;
Zhao, Weisheng ;
Belhaire, Eric .
2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, :190-+
[26]  
Shinkel D., 2007, DIGEST TECHNICAL PAP, P314, DOI DOI 10.1109/ISSCC.2007.373420
[27]   Current-driven excitation of magnetic multilayers [J].
Slonczewski, JC .
JOURNAL OF MAGNETISM AND MAGNETIC MATERIALS, 1996, 159 (1-2) :L1-L7
[28]   Differential current switch logic: A low power DCVS logic family [J].
Somasekhar, D ;
Roy, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) :981-991
[29]   Programmable spintronic logic devices for reconfigurable computation and beyond - History and outlook [J].
Wang, Jian-Ping ;
Yao, Xiaofeng .
JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2008, 3 (01) :12-23
[30]   Giant room-temperature magnetoresistance in single-crystal Fe/MgO/Fe magnetic tunnel junctions [J].
Yuasa, S ;
Nagahama, T ;
Fukushima, A ;
Suzuki, Y ;
Ando, K .
NATURE MATERIALS, 2004, 3 (12) :868-871