Partial Reconfiguration for Design Optimization

被引:6
作者
Nguyen, Marie [1 ]
Serafin, Nathan [1 ]
Hoe, James C. [1 ]
机构
[1] Carnegie Mellon Univ, Pittsburgh, PA 15213 USA
来源
2020 30TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL) | 2020年
关键词
D O I
10.1109/FPL50879.2020.00061
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
FPGA designers have traditionally shared a similar design methodology with ASIC designers. Most notably, at design time, FPGA designers commit to a fixed allocation of logic resources to modules in a design. At runtime, some of the occupied resources could be left under-utilized due to hard-to-avoid sources of inefficiencies (e.g., operation dependencies, unbalanced pipelines). With partial reconfiguration (PR), FPGA resources can be re-allocated over time. Therefore, using PR, a designer can attempt to reduce under-utilization with better area-time scheduling. In this paper, we offer definitions, insights, and equations to explain when, how, and why PR-style designs can improve over the performance-area Pareto front of ASIC-style designs (without PR). We first introduce the concept of area-time volume to explain why PR-style designs can improve upon ASIC-style designs. We identify resource under-utilization as an opportunity that can be exploited by PR-style designs. We then present a first-order analytical model to help a designer decide if a PR-style design can be beneficial. When it is the case, the model points to the most suitable PR execution strategy and provides an estimate of the improvement. The model is validated in a case study. (1)
引用
收藏
页码:328 / 334
页数:7
相关论文
共 48 条
[41]   Fast Multi-frame Stereo Scene Flow with Motion Segmentation [J].
Taniai, Tatsunori ;
Sinha, Sudipta N. ;
Sato, Yoichi .
30TH IEEE CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION (CVPR 2017), 2017, :6891-6900
[42]  
Thomas N., 2015, 2015 INT C RECONFIGU, P1
[43]  
Ullmann M., 2004, Proceedings. 18th International Parallel and Distributed Processing Symposium
[44]   Resource Elastic Virtualization for FPGAs using OpenCL [J].
Vaishnav, Anuj ;
Khoa Dang Pham ;
Koch, Dirk ;
Garside, James .
2018 28TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2018, :111-118
[45]   Live Video Analytics with FPGA-based Smart Cameras [J].
Wang, Shang ;
Zhang, Chen ;
Shu, Yuanchao ;
Liu, Yunxin .
PROCEEDINGS OF THE 2019 WORKSHOP ON HOT TOPICS IN VIDEO ANALYTICS AND INTELLIGENT EDGES (HOTEDGEVIDEO '19), 2019, :9-14
[46]  
Xilinx, 2019, VIVADO DESIGN SUITE
[47]  
Xilinx, 2019, ZYNQ DPU V3 1 ZYNQ DPU V3 1
[48]  
Zhang WY, 2019, IEEE INFOCOM SER, P1270, DOI [10.1109/infocom.2019.8737478, 10.1109/INFOCOM.2019.8737478]