Combining data remapping and voltage/frequency scaling of second level memory for energy reduction in embedded systems

被引:0
作者
Park, JC [1 ]
Mooney, V [1 ]
Srinivasan, SK [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
low power; embedded systems; energy model; voltage/frequency scaling; compiler optimizations;
D O I
10.1016/S0026-2692(03)00170-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we show that the energy reductions obtained from using two techniques, data remapping (DR) and voltage/frequency scaling of off-chip bus and memory, combine to provide interesting trade offs between energy, execution time and power. Both methods aim to reduce the energy consumed by the memory subsystem. DR is a fully automatic compile time technique applicable to pointer-intensive dynamic applications. Voltage/frequency scaling of off-chip memory is a technique applied at the hardware level. When combined together, energy reductions can be as high as 49.45%. The improvements are verified in the context of three OLDEN pointer-centric benchmarks, namely Perimeter, Health and TSP. (C) 2003 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1019 / 1024
页数:6
相关论文
共 14 条
  • [1] An adaptive algorithm for low-power streaming multimedia processing
    Acquaviva, A
    Benini, L
    Riccó, B
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 273 - 279
  • [2] BALL T, 1996, P 29 ANN INT S MICR
  • [3] Synthesis of application-specific memories for power optimization in embedded systems
    Benini, L
    Macii, A
    Macii, E
    Poncino, M
    [J]. 37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 300 - 303
  • [4] CHAKRAPANI L, 2001, CRESTTR01001 GEORG I
  • [5] CHILIMBI TM, 1999, P ACM SIGPLAN 1999 C, P13
  • [6] Ishihara T, 2001, PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, P456, DOI 10.1109/ASPDAC.2001.913350
  • [7] Kamble MB, 1997, 1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, P143, DOI 10.1109/LPE.1997.621264
  • [8] KORKMAZ P, 2002, CRESTTR02002 GEORG I
  • [9] PALEM K, 2002, P LANG COMP TOOLS EM, P28
  • [10] Panda Preeti Ranjan, 1999, Memory issues in embedded systems-on-chip: Optimization and exploration