TSV aware Standard Cell placement for 3D ICs

被引:0
|
作者
Pawanekar, Sameer [1 ]
Trivedi, Gaurav [1 ]
机构
[1] Indian Inst Technol Guwahati, Dept Elect & Elect Engn, Gauhati, Assam, India
关键词
DESIGNS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advantage of 3D ICs is that it has reduced wirelength and greater performance compared to conventional 2D ICs. It is important that a 3D placement tool obtains improved wirelength over 2D placement. In this paper we present the implementation of our 3D placement tool. Our work is based on analytical framework, where we solve nonlinear equations. Placement problem is modeled as quadratic penalty for the density of cells in three dimensions. At first we perform quadratic optimization to obtain an initial placement, followed by solving the objective function using conjugate gradient method. The wirelength obtained by our 3D placement tools show an improvement of 16.4% over the placement tools F3D[1]. In another experiment, where the number of TSVs are determined by initial k-way partitioning of the input netlist, we obtain 52% improvement over F3D[1], in terms of number of TSVs.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Algorithms for TSV resource sharing and optimization in designing 3D stacked ICs
    Lee, Byunghyun
    Kim, Taewhan
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (02) : 184 - 194
  • [42] TSV Power Supply Array Electromigration Lifetime Analysis in 3D ICs
    Zou, Qiaosha
    Zhang, Tao
    Xu, Cong
    Xie, Yuan
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 239 - 240
  • [43] Modeling and optimization of noise coupling in TSV-based 3D ICs
    Zhao, Yingbo
    Yang, Yintang
    Dong, Gang
    IEICE ELECTRONICS EXPRESS, 2014, 11 (20):
  • [44] Scan Test of Die Logic in 3D ICs Using TSV Probing
    Noia, Brandon
    Panth, Shreepad
    Chakrabarty, Krishnendu
    Lim, Sung Kyu
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [45] A novel efficient TSV built-in test for stacked 3D ICs
    Guibane, Badi
    Hamdi, Belgacem
    Bensalem, Brahim
    Mtibaa, Abdellatif
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2018, 26 (04) : 1909 - 1921
  • [46] Placement-aware 3D Floorplanning
    Nain, Rajeev K.
    Chrzanowska-Jeske, Malgorzata
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1727 - 1730
  • [47] Power and slew-aware clock network design for through-silicon-via (TSV) based 3D ICs
    School of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta, GA 30332, United States
    Proc Asia South Pac Des Autom Conf, 1600, (175-180):
  • [48] Leakage-Aware Performance-Driven TSV-Planning Based on Network flow Algorithm in 3D ICs
    Wang, Kan
    Dong, Sheqin
    Ma, Yuchun
    Satoshi, Goto
    Cong, Jason
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 129 - 136
  • [49] Design and analysis of jitter-aware low-power and high-speed TSV link for 3D ICs
    Beanato, Giulia
    Gharibdoust, Kiarash
    Cevrero, Alessandro
    De Micheli, Giovanni
    Leblebici, Yusuf
    MICROELECTRONICS JOURNAL, 2016, 48 : 50 - 59
  • [50] Power and Slew-aware Clock Network Design for Through-Silicon-Via (TSV) based 3D ICs
    Zhao, Xin
    Lim, Sung Kyu
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 172 - 177