TSV aware Standard Cell placement for 3D ICs

被引:0
|
作者
Pawanekar, Sameer [1 ]
Trivedi, Gaurav [1 ]
机构
[1] Indian Inst Technol Guwahati, Dept Elect & Elect Engn, Gauhati, Assam, India
关键词
DESIGNS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advantage of 3D ICs is that it has reduced wirelength and greater performance compared to conventional 2D ICs. It is important that a 3D placement tool obtains improved wirelength over 2D placement. In this paper we present the implementation of our 3D placement tool. Our work is based on analytical framework, where we solve nonlinear equations. Placement problem is modeled as quadratic penalty for the density of cells in three dimensions. At first we perform quadratic optimization to obtain an initial placement, followed by solving the objective function using conjugate gradient method. The wirelength obtained by our 3D placement tools show an improvement of 16.4% over the placement tools F3D[1]. In another experiment, where the number of TSVs are determined by initial k-way partitioning of the input netlist, we obtain 52% improvement over F3D[1], in terms of number of TSVs.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Electromigration-Aware Placement for 3D-ICs
    Lu, Tiantao
    Yang, Zhiyuan
    Srivastava, Ankur
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 35 - 40
  • [22] Research on TSV Positioning in 3D IC Placement
    Hou, Ligang
    Bai, Shu
    Wang, Jinhui
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [23] Leakage-Aware TSV-Planning with Power-Temperature-Delay Dependence in 3D ICs
    Wang, Kan
    Dong, Sheqin
    Ma, Yuchun
    Wang, Yu
    Hong, Xianlong
    Cong, Jason
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (12) : 2490 - 2498
  • [24] Analysis of TSV-to-TSV Coupling with High-Impedance Termination in 3D ICs
    Song, Taigon
    Liu, Chang
    Kim, Dae Hyun
    Lim, Sung Kyu
    Cho, Jonghyun
    Kim, Joohee
    Pak, Jun So
    Ahn, Seungyoung
    Kim, Joungho
    Yoon, Kihyun
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 122 - 128
  • [25] Modeling of Substrate Contacts in TSV-based 3D ICs
    Watanabe, Masayuki
    Fukase, Masa-aki
    Imai, Masashi
    Niioka, Nanako
    Kobayashi, Tetsuya
    Karel, Rosely
    Kurokawa, Atsushi
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [26] High Density Backside Tungsten TSV for 3D Stacked ICs
    Blasa, Reynard
    Mattis, Brian
    Martini, Dave
    Lanee, Sidi
    Petteway, Carl
    Hong, Sangki
    Yi, Kangsoo
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [27] Design for Manufacturability and Reliability for TSV-based 3D ICs
    Pan, David Z.
    Lim, Sung Kyu
    Athikulwongse, Krit
    Jung, Moongon
    Mitra, Joydeep
    Pak, Jiwoo
    Pathak, Mohit
    Yang, Jae-Seok
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 750 - 755
  • [28] Toward TSV-Compatible Microfluidic Cooling for 3D ICs
    Yan, Geyu
    Chung, Euichul
    Masselink, Erik
    Oh, Shane
    Zia, Muneeb
    Ramakrishnan, Bharath
    Oruganti, Vaidehi
    Alissa, Husam
    Belady, Christian
    Im, Yunhyeok
    Joshi, Yogendra
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2025, 15 (01): : 104 - 112
  • [29] Capacitive Coupling Mitigation for TSV-based 3D ICs
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Bagherzadeh, Nader
    2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [30] Contactless Test Access Mechanism for TSV Based 3D ICs
    Rashidzadeh, Rashid
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,