TSV aware Standard Cell placement for 3D ICs

被引:0
|
作者
Pawanekar, Sameer [1 ]
Trivedi, Gaurav [1 ]
机构
[1] Indian Inst Technol Guwahati, Dept Elect & Elect Engn, Gauhati, Assam, India
关键词
DESIGNS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advantage of 3D ICs is that it has reduced wirelength and greater performance compared to conventional 2D ICs. It is important that a 3D placement tool obtains improved wirelength over 2D placement. In this paper we present the implementation of our 3D placement tool. Our work is based on analytical framework, where we solve nonlinear equations. Placement problem is modeled as quadratic penalty for the density of cells in three dimensions. At first we perform quadratic optimization to obtain an initial placement, followed by solving the objective function using conjugate gradient method. The wirelength obtained by our 3D placement tools show an improvement of 16.4% over the placement tools F3D[1]. In another experiment, where the number of TSVs are determined by initial k-way partitioning of the input netlist, we obtain 52% improvement over F3D[1], in terms of number of TSVs.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Thermal-aware TSV Repair for Electromigration in 3D ICs
    Wang, Shengcheng
    Tahoori, Mehdi B.
    Chakrabarty, Krishnendu
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1291 - 1296
  • [2] Recovery-aware Proactive TSV Repair for Electromigration in 3D ICs
    Wang, Shengcheng
    Zhao, Hongyang
    Tan, Sheldon X. -D.
    Tahoori, Mehdi B.
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 220 - 225
  • [3] TSV-Aware Analytical Placement for 3D IC Designs
    Hsu, Meng-Kai
    Chang, Yao-Wen
    Balabanov, Valeriy
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 664 - 669
  • [4] TSV Repairing for 3D ICs using Redundant TSV
    Ghosh, Sudeep
    Roy, Surajit Kumar
    Rahaman, Hafizur
    Giri, Chandan
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [5] Efficient Region-aware P/G TSV Planning for 3D ICs
    Yao, Song
    Chen, Xiaoming
    Wang, Yu
    Ma, Yuchun
    Xie, Yuan
    Yang, Huazhong
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 171 - +
  • [6] TSV-aware Interconnect Length and Power Prediction for 3D Stacked ICs
    Kim, Dae Hyun
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 26 - 28
  • [7] Defect Clustering-Aware Spare-TSV Allocation for 3D ICs
    Wang, Shengcheng
    Tahoori, Mehdi B.
    Chakrabarty, Krishnendu
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 307 - 314
  • [8] Convergence of 3D integrated packaging and 3D TSV ICs
    Chhabra, Navjot
    SOLID STATE TECHNOLOGY, 2010, 53 (08) : 22 - 23
  • [9] Capacitive and Inductive TSV-to-TSV Resilient Approaches for 3D ICs
    Yaghini, Pooria M.
    Eghbal, Ashkan
    Yazdi, Siavash S.
    Bagherzadeh, Nader
    Green, Michael M.
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (03) : 693 - 705
  • [10] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,