Cosimulation of Power and Temperature Models at the SystemC/TLM for a Soft-Core Processor

被引:1
作者
El Hariti, Zineb [1 ]
Alali, Abdelhakim [1 ]
Sadik, Mohamed [1 ]
Aamali, Kaoutar [1 ]
机构
[1] Hassan II Univ Casablanca, ENSEM, Engn Res Lab LRI, NEST Res Grp, Casablanca, Morocco
关键词
18;
D O I
10.1155/2020/2567915
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Nowadays, modern embedded applications are becoming more and more complex and resource demanding. Fortunately, Systems on Chip (SoC) are one of the keys used to follow their requirements that stand in need of high performance while maintaining a low-power profile. On one hand, today, due to the limited power budget imposed by the batteries, power is the limiting factor of the logic CMOS. On the other hand, the downscaling of the technology node for 65 nm and beyond, based on the International Technology Roadmap for Semiconductors (ITRS) as a reference, has not only resulted in huge energy consumption but also increased the temperature chip. To address this challenge, designing at the system level is the suitable measure to tackle with the complexity of the Systems on Chip, aiming at having better adjustment between timing and accuracy for power and temperature estimations. We present in this paper, at the first stage, two models describing the static and dynamic power at the physical level. These models are implemented on an open virtual platform Model Power-Consumption and Temperature in SystemC/TLM (LIBTLMPWT) based on a representative SoC architecture. At the second stage, we focus on power, especially the thermal behaviour of the chip while running three benchmarks set on the game of life application for two different technology nodes.
引用
收藏
页数:7
相关论文
共 17 条
[1]  
Adamatzky A, 2010, GAME OF LIFE CELLULAR AUTOMATA, P1, DOI 10.1007/978-1-84996-217-9
[2]   System-level power optimization: Techniques and tools [J].
Benini, L ;
De Micheli, G .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2000, 5 (02) :115-192
[3]  
Chandramohan K., 2017, EUROPEAN J ADV ENG T, V4, P44
[4]   Energy and Power Consumption Estimation for Embedded Applications and Operating Systems [J].
Dhouib, Saadia ;
Senn, Eric ;
Diguet, Jean-Philippe ;
Blouin, Dominique ;
Laurent, Johann .
JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (04) :416-428
[5]   Toward Smart Embedded Systems: A Self-aware System-on-Chip (SoC) Perspective [J].
Dutt, Nikil ;
Jantsch, Axel ;
Sarma, Santanu .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2016, 15 (02)
[6]   Device scaling limits of Si MOSFETs and their application dependencies [J].
Frank, DJ ;
Dennard, RH ;
Nowak, E ;
Solomon, PM ;
Taur, Y ;
Wong, HSP .
PROCEEDINGS OF THE IEEE, 2001, 89 (03) :259-288
[7]  
Fujita M, 2008, MORG KAUF SER SYST, P1
[8]  
Gargini P., 2017, GLOBAL ENTREPRENEURS
[9]  
Gaur A. S., 2014, INT J ADV RES COMPUT, V3, P7000
[10]  
Jagtap S. M., 2017, P 2017 INT C EL COMM, DOI [10.1109/iceca.2017.8203720, DOI 10.1109/ICECA.2017.8203720]