Systematic Control of Negative Transconductance in Organic Heterojunction Transistor for High-Performance, Low-Power Flexible Ternary Logic Circuits

被引:27
|
作者
Lee, Chungryeol [1 ]
Choi, Junhwan [1 ]
Park, Hongkeun [1 ]
Lee, Changhyeon [1 ]
Kim, Chang-Hyun [2 ]
Yoo, Hocheon [2 ]
Im, Sung Gap [1 ,3 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Chem & Biomol Engn, 291 Daehak Ro, Daejeon 34141, South Korea
[2] Gachon Univ, Dept Elect Engn, 1342 Seongnam Daero, Seongnam 13120, South Korea
[3] Korea Adv Inst Sci & Technol, KAIST Inst NanoCentury KINC, Daejeon 34141, South Korea
基金
新加坡国家研究基金会;
关键词
asymmetric source; drain; heterojunction transistors; multi-valued logic circuits; negative transconductance; threshold-voltage shift; FIELD-EFFECT TRANSISTORS; THIN-FILM TRANSISTORS; SCHOTTKY-BARRIER; AMBIPOLAR; THICKNESS; TRANSPORT; ENERGY; OXIDE;
D O I
10.1002/smll.202103365
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Organic multi-valued logic (MVL) circuits can substantially improve the data processing efficiency in highly advanced wearable electronics. Organic ternary logic circuits can be implemented by utilizing the negative transconductance (NTC) of heterojunction transistors (H-TRs). To achieve high-performance organic ternary logic circuits, the range of NTC in H-TRs must be optimized in advance to ensure the well-defined intermediate logic state in ternary logic inverters (T-inverters). Herein, a simple and efficient strategy, which enables the systematic control of the range and position of NTC in H-TRs is presented. Each thickness of p-/n-type semiconductor in H-TRs is adjusted to control the channel conductivity. Furthermore, asymmetric source/drain (S/D) electrode structure is newly developed for H-TRs, which can adjust the amount of hole and electron injection, independently. Based on the semiconductor thickness variation and asymmetric S/D electrodes, the T-inverter exhibits full-swing operation with three distinguishable logic states, resulting in unprecedentedly high static noise margin (approximate to 48% of the ideal value). Moreover, a flexible T-inverter with an ultrathin polymer dielectric is demonstrated, whose operating voltage is less than 8 V. The proposed strategy is fully compatible with the conventional integrated circuit design, which is highly desirable for broad applicability and scalability for various types of T-inverter production.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] Design and comparative analysis of D-Flip-flop using conditional pass transistor logic for high-performance with low-power systems
    Murugasami, R.
    Ragupathy, U. S.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 68 : 92 - 101
  • [42] Low-Power/High-Gain Flexible Complementary Circuits Based on Printed Organic Electrochemical Transistors
    Yang, Chi-Yuan
    Tu, Deyu
    Ruoko, Tero-Petri
    Gerasimov, Jennifer Y.
    Wu, Han-Yan
    Harikesh, Padinhare Cholakkal
    Massetti, Matteo
    Stoeckel, Marc-Antoine
    Kroon, Renee
    Muller, Christian
    Berggren, Magnus
    Fabiano, Simone
    ADVANCED ELECTRONIC MATERIALS, 2022, 8 (03)
  • [43] Novel high-density low-power high-performance double-gate logic techniques
    Chiang, MH
    Kim, K
    Tretz, C
    Chuang, CT
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 122 - 123
  • [44] ANALYSIS OF HETEROJUNCTION BIPOLAR-TRANSISTOR RESONANT TUNNELING DIODE LOGIC FOR LOW-POWER AND HIGH-SPEED DIGITAL APPLICATIONS
    CHANG, CE
    ASBECK, PM
    WANG, KC
    BROWN, ER
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (04) : 685 - 691
  • [45] Low-Power Control Techniques for Silicon and Organic Circuits with Array Structures
    Kawaguchi, Hiroshi
    2009 IEEE CONTROL APPLICATIONS CCA & INTELLIGENT CONTROL (ISIC), VOLS 1-3, 2009, : 326 - 333
  • [46] On mixed PTL/static logic for low-power and high-speed circuits
    Cho, GR
    Chen, T
    VLSI DESIGN, 2001, 12 (03) : 399 - 406
  • [47] Design of high-performance low-power full adder
    Nehru, K.
    Shanmugam, A.
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2014, 49 (02) : 134 - 140
  • [48] A HIGH-PERFORMANCE LOW-POWER CMOS CHANNEL FILTER
    BLACK, WC
    ALLSTOT, DJ
    REED, RA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) : 929 - 938
  • [49] A Low-Power, High-Performance Speech Recognition Accelerator
    Yazdani, Reza
    Arnau, Jose-Maria
    Gonzalez, Antonio
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (12) : 1817 - 1831
  • [50] A low-power high-performance embedded SRAM macrocell
    Fahim, AM
    Khellah, M
    Elmasry, MI
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 13 - 18