Systematic Control of Negative Transconductance in Organic Heterojunction Transistor for High-Performance, Low-Power Flexible Ternary Logic Circuits

被引:27
|
作者
Lee, Chungryeol [1 ]
Choi, Junhwan [1 ]
Park, Hongkeun [1 ]
Lee, Changhyeon [1 ]
Kim, Chang-Hyun [2 ]
Yoo, Hocheon [2 ]
Im, Sung Gap [1 ,3 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Chem & Biomol Engn, 291 Daehak Ro, Daejeon 34141, South Korea
[2] Gachon Univ, Dept Elect Engn, 1342 Seongnam Daero, Seongnam 13120, South Korea
[3] Korea Adv Inst Sci & Technol, KAIST Inst NanoCentury KINC, Daejeon 34141, South Korea
基金
新加坡国家研究基金会;
关键词
asymmetric source; drain; heterojunction transistors; multi-valued logic circuits; negative transconductance; threshold-voltage shift; FIELD-EFFECT TRANSISTORS; THIN-FILM TRANSISTORS; SCHOTTKY-BARRIER; AMBIPOLAR; THICKNESS; TRANSPORT; ENERGY; OXIDE;
D O I
10.1002/smll.202103365
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Organic multi-valued logic (MVL) circuits can substantially improve the data processing efficiency in highly advanced wearable electronics. Organic ternary logic circuits can be implemented by utilizing the negative transconductance (NTC) of heterojunction transistors (H-TRs). To achieve high-performance organic ternary logic circuits, the range of NTC in H-TRs must be optimized in advance to ensure the well-defined intermediate logic state in ternary logic inverters (T-inverters). Herein, a simple and efficient strategy, which enables the systematic control of the range and position of NTC in H-TRs is presented. Each thickness of p-/n-type semiconductor in H-TRs is adjusted to control the channel conductivity. Furthermore, asymmetric source/drain (S/D) electrode structure is newly developed for H-TRs, which can adjust the amount of hole and electron injection, independently. Based on the semiconductor thickness variation and asymmetric S/D electrodes, the T-inverter exhibits full-swing operation with three distinguishable logic states, resulting in unprecedentedly high static noise margin (approximate to 48% of the ideal value). Moreover, a flexible T-inverter with an ultrathin polymer dielectric is demonstrated, whose operating voltage is less than 8 V. The proposed strategy is fully compatible with the conventional integrated circuit design, which is highly desirable for broad applicability and scalability for various types of T-inverter production.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] High-performance low-power bit-level systolic array signal processor with low-threshold dynamic logic circuits
    Song, WS
    Vai, NM
    Nguyen, HT
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 144 - 147
  • [32] A Low-power and High-performance Radix-4 Multiplier Design Using a Modified Pass-transistor Logic Technique
    Senthilpari, C.
    IETE JOURNAL OF RESEARCH, 2011, 57 (02) : 149 - 155
  • [33] HIGH-PERFORMANCE ALINAS/GAINAS HBTS FOR HIGH-SPEED, LOW-POWER DIGITAL CIRCUITS
    FARLEY, CW
    CHANG, MF
    ASBECK, PM
    WANG, KC
    SHENG, NH
    PIERSON, R
    NUBLING, RB
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (11) : 2601 - 2602
  • [34] High-Performance Silicon Photonics Process Platform for Low-Power Photonic Integrated Circuits
    Mogami, Tohru
    Akiyama, Suguru
    Baba, Takeshi
    Okumura, Shigekazu
    Fujikata, Junichi
    Horikawa, Tsuyoshi
    Kinoshita, Keizo
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 216 - 217
  • [35] Exploring SOI device structures and interconnect architectures for low-power high-performance circuits
    Zhang, R
    Roy, K
    Koh, CK
    Janes, DB
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 137 - 145
  • [36] Selectively clocked skewed logic (SCSL): A robust low-power logic style for high-performance applications
    Sirisantana, N
    Cao, AQ
    Davidson, S
    Koh, CK
    Roy, K
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 267 - 270
  • [37] High-performance low-power FFT cores
    Han, Wei
    Erdogan, Ahmet T.
    Arslan, Tughrul
    Hasan, Mohd.
    ETRI JOURNAL, 2008, 30 (03) : 451 - 460
  • [38] Advanced CMOS transistors in the nanotechnology era for high-performance, low-power logic applications
    Chau, R
    Doczy, M
    Doyle, B
    Datta, S
    Dewey, G
    Kavalieros, J
    Jin, B
    Metz, M
    Majumdar, A
    Radosavljevic, M
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 26 - 30
  • [39] Wavy Channel Architecture Thin Film Transistor (TFT) Using Amorphous Zinc Oxide For High-Performance And Low-Power Semiconductor Circuits
    Hanna, Amir N.
    Hussain, Aftab M.
    Hussain, Muhammad M.
    2015 73RD ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2015, : 201 - 202
  • [40] An organic cathode for low-temperature processed, flexible ternary organic solar cells with high-performance
    Liu, Xia
    Wang, Lei
    Liu, Xi
    Li, Shuangcui
    Liu, Zhihai
    Chen, Ping
    PHYSICAL CHEMISTRY CHEMICAL PHYSICS, 2024, 26 (35) : 23487 - 23494