Systematic Control of Negative Transconductance in Organic Heterojunction Transistor for High-Performance, Low-Power Flexible Ternary Logic Circuits

被引:27
|
作者
Lee, Chungryeol [1 ]
Choi, Junhwan [1 ]
Park, Hongkeun [1 ]
Lee, Changhyeon [1 ]
Kim, Chang-Hyun [2 ]
Yoo, Hocheon [2 ]
Im, Sung Gap [1 ,3 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Chem & Biomol Engn, 291 Daehak Ro, Daejeon 34141, South Korea
[2] Gachon Univ, Dept Elect Engn, 1342 Seongnam Daero, Seongnam 13120, South Korea
[3] Korea Adv Inst Sci & Technol, KAIST Inst NanoCentury KINC, Daejeon 34141, South Korea
基金
新加坡国家研究基金会;
关键词
asymmetric source; drain; heterojunction transistors; multi-valued logic circuits; negative transconductance; threshold-voltage shift; FIELD-EFFECT TRANSISTORS; THIN-FILM TRANSISTORS; SCHOTTKY-BARRIER; AMBIPOLAR; THICKNESS; TRANSPORT; ENERGY; OXIDE;
D O I
10.1002/smll.202103365
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Organic multi-valued logic (MVL) circuits can substantially improve the data processing efficiency in highly advanced wearable electronics. Organic ternary logic circuits can be implemented by utilizing the negative transconductance (NTC) of heterojunction transistors (H-TRs). To achieve high-performance organic ternary logic circuits, the range of NTC in H-TRs must be optimized in advance to ensure the well-defined intermediate logic state in ternary logic inverters (T-inverters). Herein, a simple and efficient strategy, which enables the systematic control of the range and position of NTC in H-TRs is presented. Each thickness of p-/n-type semiconductor in H-TRs is adjusted to control the channel conductivity. Furthermore, asymmetric source/drain (S/D) electrode structure is newly developed for H-TRs, which can adjust the amount of hole and electron injection, independently. Based on the semiconductor thickness variation and asymmetric S/D electrodes, the T-inverter exhibits full-swing operation with three distinguishable logic states, resulting in unprecedentedly high static noise margin (approximate to 48% of the ideal value). Moreover, a flexible T-inverter with an ultrathin polymer dielectric is demonstrated, whose operating voltage is less than 8 V. The proposed strategy is fully compatible with the conventional integrated circuit design, which is highly desirable for broad applicability and scalability for various types of T-inverter production.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Low-power high-performance non-binary CMOS arithmetic circuits
    Lin, R
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 477 - 486
  • [22] High-Performance Silicon Photonics Platform for Low-Power Photonic Integrated Circuits
    Mogami, Tohru
    Horikawa, Tsuyoshi
    Kinoshita, Keizo
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 17 - 18
  • [23] Carbon nanotube electronics: Design of high-performance and low-power digital circuits
    Raychowdhury, Arijit
    Roy, Kaushik
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2391 - 2401
  • [24] Dynamic current mode logic (DyCML): A new low-power high-performance logic style
    Allam, MW
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) : 550 - 558
  • [25] High-performance, low-power design techniques for dynamic to static logic interface
    Jiang, J
    Lu, K
    Ko, U
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 12 - 17
  • [26] Dynamic current mode logic (DyCML), a new low-power high-performance logic family
    Allam, MW
    Elmasry, MI
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 421 - 424
  • [27] High-performance low-power dual transition preferentially sized (PTPS) logic
    Jeong, W
    Roy, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 480 - 484
  • [28] Design Considerations for Low-Power High-Performance Mobile Logic and Memory Interfaces
    Palmer, Robert
    Poulton, John
    Fuller, Andrew
    Chen, Judy
    Zerbe, Jared
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 205 - +
  • [29] ROM based logic (RBL) design: High-performance and low-power adders
    Paul, Bipul C.
    Fujita, Shinobu
    Okajima, Masaki
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 796 - 799
  • [30] AUTOMATIC TRANSISTOR SIZING IN HIGH-PERFORMANCE CMOS LOGIC-CIRCUITS
    HOPPE, B
    NEUENDORF, G
    SCHMITTLANDSIEDEL, D
    VLSI AND COMPUTER PERIPHERALS: VLSI AND MICROELECTRONIC APPLICATIONS IN INTELLIGENT PERIPHERALS AND THEIR INTERCONNECTION NETWORKS, 1989, : E25 - E27