Systematic Control of Negative Transconductance in Organic Heterojunction Transistor for High-Performance, Low-Power Flexible Ternary Logic Circuits

被引:27
|
作者
Lee, Chungryeol [1 ]
Choi, Junhwan [1 ]
Park, Hongkeun [1 ]
Lee, Changhyeon [1 ]
Kim, Chang-Hyun [2 ]
Yoo, Hocheon [2 ]
Im, Sung Gap [1 ,3 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Chem & Biomol Engn, 291 Daehak Ro, Daejeon 34141, South Korea
[2] Gachon Univ, Dept Elect Engn, 1342 Seongnam Daero, Seongnam 13120, South Korea
[3] Korea Adv Inst Sci & Technol, KAIST Inst NanoCentury KINC, Daejeon 34141, South Korea
基金
新加坡国家研究基金会;
关键词
asymmetric source; drain; heterojunction transistors; multi-valued logic circuits; negative transconductance; threshold-voltage shift; FIELD-EFFECT TRANSISTORS; THIN-FILM TRANSISTORS; SCHOTTKY-BARRIER; AMBIPOLAR; THICKNESS; TRANSPORT; ENERGY; OXIDE;
D O I
10.1002/smll.202103365
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Organic multi-valued logic (MVL) circuits can substantially improve the data processing efficiency in highly advanced wearable electronics. Organic ternary logic circuits can be implemented by utilizing the negative transconductance (NTC) of heterojunction transistors (H-TRs). To achieve high-performance organic ternary logic circuits, the range of NTC in H-TRs must be optimized in advance to ensure the well-defined intermediate logic state in ternary logic inverters (T-inverters). Herein, a simple and efficient strategy, which enables the systematic control of the range and position of NTC in H-TRs is presented. Each thickness of p-/n-type semiconductor in H-TRs is adjusted to control the channel conductivity. Furthermore, asymmetric source/drain (S/D) electrode structure is newly developed for H-TRs, which can adjust the amount of hole and electron injection, independently. Based on the semiconductor thickness variation and asymmetric S/D electrodes, the T-inverter exhibits full-swing operation with three distinguishable logic states, resulting in unprecedentedly high static noise margin (approximate to 48% of the ideal value). Moreover, a flexible T-inverter with an ultrathin polymer dielectric is demonstrated, whose operating voltage is less than 8 V. The proposed strategy is fully compatible with the conventional integrated circuit design, which is highly desirable for broad applicability and scalability for various types of T-inverter production.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Oxide Semiconductor Heterojunction Transistor with Negative Differential Transconductance for Multivalued Logic Circuits
    Shin, Jong Chan
    Lee, Jae Hak
    Jin, Minho
    Lee, Haeyeon
    Kim, Jiyeon
    Lee, Jiho
    Lee, Chan
    You, Wonho
    Yang, Hyunkyu
    Kim, Youn Sang
    ACS NANO, 2024, 18 (02) : 1543 - 1554
  • [2] Benchmarking nanotechnology for high-performance and low-power logic transistor applications
    Chau, R
    Datta, S
    Doczy, M
    Doyle, B
    Jin, J
    Kavalieros, J
    Majumdar, A
    Metz, M
    Radosavljevic, M
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (02) : 153 - 158
  • [3] Benchmarking nanotechnology for high-performance and low-power logic transistor applications
    Chau, R
    2004 4TH IEEE CONFERENCE ON NANOTECHNOLOGY, 2004, : 3 - 6
  • [4] A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits
    Kim, Sunmean
    Lee, Sung-Yun
    Park, Sunghye
    Kim, Kyung Rok
    Kang, Seokhyeong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (09) : 3138 - 3151
  • [5] Negative Transconductance Heterojunction Organic Transistors and their Application to Full-Swing Ternary Circuits
    Yoo, Hocheon
    On, Sungmin
    Lee, Seon Baek
    Cho, Kil Won
    Kim, Jae-Joon
    ADVANCED MATERIALS, 2019, 31 (29)
  • [6] Low-power high-performance FinFET sequential circuits
    Tawfik, Shenf A.
    Kursuri, Volkan
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 145 - 148
  • [7] Low-power high-performance arithmetic circuits and architectures
    Fahim, AM
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) : 90 - 94
  • [8] Organic Ternary Logic Inverter Using Negative Transconductance Pull-Down Switching Transistor
    Kim, Somi
    Jeon, Yunchae
    Cho, Hong-Rae
    Kim, Chang-Hyun
    Yoo, Hocheon
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (04) : 590 - 592
  • [9] A Low-Power Management Technique for High-Performance Domino Circuits
    Tsai, Yu-Tzu
    Tsai, Cheng-Chih
    Chien, Cheng-An
    Cheng, Ching-Hwa
    Guo, Jiun-In
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [10] Device and Circuit Level Assessment of Negative Capacitance TFETs for Low-Power High-Performance Digital Circuits
    Shoaib, Mohammad
    Amin, S. Intekhab
    Kumar, Naveen
    Anand, Sunny
    Chunn, Ankush
    Alam, M. Shah
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (05)