CDMA functional blocks using recycling integrator correlators - Matched filters and delay-locked loops

被引:8
作者
Iizuka, K [1 ]
Miyamoto, M
Ohta, Y
Suyama, T
Hara, K
Kawama, S
Matsui, H
Azuma, S
Taguchi, S
Fujimoto, Y
Senderowicz, D
机构
[1] Sharp Corp, Nara 6328567, Japan
[2] SynchroDesign Inc, Berkeley, CA 94704 USA
关键词
ADC; CMOS analog integrated circuit; correlator; delay-locked loop; delta-sigma modulation; direct-sequence code-division multiple access; matched filter; strobed comparator; telescopic cascode amp; W-CDMA;
D O I
10.1109/4.910477
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The recycling integrator correlator (RIC) is a novel approach for implementing correlators that consumes less power than conventional digital or analog CMOS correlators, The RIC modulates the product of a received signal and a pseudorandom noise (PN) sequence into a bit stream by first-order Delta Sigma modulation. The accumulated number represents the quantized correlation value. Using RICs, two functional blocks of a direct sequence code division multiple access (DS-CDMA) demodulator targeting IMT-2000, a matched filter (MF) and a delay locked-loop (DLL) are implemented in silicon. In the fabricated 256-tap QPSK MF-RIC, two 256-tap double-sampling MFs sample the I and Q received analog signals at a rate of 8 Msample/s, Their outputs are 9-bit quantized correlation values with a 256-chip PN sequence at the same rate as the sampling rate. The DLL-RIC can adapt to spreading ratios from 32 to 256 with the use of an auxiliary ADC that can compensate the degradation of dynamic range when the spreading ratio is small. Processed in a 0.35-mum CMOS process, the MF-RIC and the DLL-RIC, respectively, occupy 22.8 and 2.28 mm(2) and dissipate 23.0 and 3.4 mW at 2-V power supply.
引用
收藏
页码:385 / 397
页数:13
相关论文
共 15 条
[1]   A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER [J].
CHO, TB ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :166-172
[2]   A 2-V 3.7-mW Delay Locked-Loop using recycling integrator correlators for a 5-Mcps DS-CDMA demodulator [J].
Fujimoto, Y ;
Kawama, S ;
Iizuka, K ;
Miyamoto, M ;
Senderowicz, D .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :35-38
[3]  
FUJITA Y, 1997, IT9664 IEICE
[5]   A comparison of analog and digital circuit implementations of low power matched filters for use in portable wireless communication terminals [J].
Hahm, MD ;
Friedman, EG ;
Titlebaum, EL .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1997, 44 (06) :498-506
[6]  
LEWIS DC, 1992, FELINE PRACT, V20, P27
[7]   A FULLY DIFFERENTIAL SAMPLE-AND-HOLD CIRCUIT FOR HIGH-SPEED APPLICATIONS [J].
NICOLLINI, G ;
CONFALONIERI, P ;
SENDEROWICZ, D .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) :1461-1465
[8]   A 75-mW 128-MHz DS-CDMA baseband demodulator for high-speed wireless applications [J].
Onodera, KK ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (05) :753-761
[9]   THEORY OF SPREAD-SPECTRUM COMMUNICATIONS - A TUTORIAL [J].
PICKHOLTZ, RL ;
SCHILLING, DL ;
MILSTEIN, LB .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1982, 30 (05) :855-884
[10]  
RENNER TR, 1991, WORLD C MED PHYS BIO