Switching activity estimation of VLSI circuits using Bayesian networks

被引:29
作者
Bhanja, S [1 ]
Ranganathan, N
机构
[1] Univ S Florida, Dept Elect Engn, Tampa, FL 33620 USA
[2] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33620 USA
[3] Univ S Florida, Nanomat & Nanoelect Res Ctr, Tampa, FL 33620 USA
基金
美国国家科学基金会;
关键词
Bayesian networks; dynamic power; power estimation; probabilistic modeling; switching activity;
D O I
10.1109/TVLSI.2003.816144
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Switching activity estimation is an important aspect of power estimation at circuit level. Switching activity in a node is temporally correlated with its previous value and is spatially correlated with other nodes in the circuit. It is important to capture the effects of such correlations while estimating the switching activity of a circuit. In this paper, we propose a new switching probability model for combinational circuits that uses a logic-induced directed-acyclic graph (LIDAG) and prove that such a graph corresponds to a Bayesian network (BN), which is guaranteed to map all the dependencies inherent in the circuit. BNs can be used to effectively model complex conditional dependencies over a set of random variables. The BN inference schemes serve as a computational mechanism that transforms the LIDAG into a junction tree of cliques to allow for probability propagation by local message passing. The proposed approach is accurate and fast. Switching activity estimation of ISCAS and MCNC circuits with random and biased input streams yield high accuracy (average mean. error = 0.002) and low computational time (average elapsed time including CPU, memory access and I/O time for the benchmark circuits = 3.93 s).
引用
收藏
页码:558 / 567
页数:10
相关论文
共 19 条
[11]   Statistical estimation of the switching activity in VLSI circuits [J].
Najm, FN ;
Xakellis, MG .
VLSI DESIGN, 1998, 7 (03) :243-254
[12]   TRANSITION DENSITY - A NEW MEASURE OF ACTIVITY IN DIGITAL CIRCUITS [J].
NAJM, FN .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (02) :310-323
[13]   PROBABILISTIC SIMULATION FOR RELIABILITY-ANALYSIS OF CMOS VLSI CIRCUITS [J].
NAJM, FN ;
BURCH, R ;
YANG, P ;
HAJJ, IN .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (04) :439-450
[14]   PROBABILISTIC TREATMENT OF GENERAL COMBINATIONAL NETWORKS [J].
PARKER, KP ;
MCCLUSKEY, EJ .
IEEE TRANSACTIONS ON COMPUTERS, 1975, C 24 (06) :668-670
[15]  
Pearl P, 1988, PROBABILISTIC REASON, DOI DOI 10.1016/C2009-0-27609-4
[16]  
Rabaey J.M., 1996, LOW POWER DESIGN MET
[17]  
SCHNEIDER P, 1994, P 1994 INT WORKSH LO, P123
[18]   Fast power estimation of large circuits [J].
Schneider, PH ;
Schlichtmann, U ;
Wurth, B .
IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (01) :70-78
[19]  
TSUI CY, 1993, P INT C COMP AID DES, P224