共 21 条
[1]
Agarwal A, 2002, DES AUT CON, P473, DOI 10.1109/DAC.2002.1012671
[2]
[Anonymous], P IEEE INT SOL STAT
[3]
Dynamic-threshold CMOS SRAM cells for fast, portable applications
[J].
13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS,
2000,
:359-363
[4]
Bin Yu, 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P653, DOI 10.1109/IEDM.1999.824237
[5]
Drowsy caches: Simple techniques for reducing leakage power
[J].
29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS,
2002,
:148-157
[6]
Dynamic fine-grain leakage reduction using leakage-biased bitlines
[J].
29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS,
2002,
:137-147
[7]
A deep sub-V, single power-supply SRAM cell with multi-VT, boosted storage node and dynamic load
[J].
1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS,
1996,
:132-133
[8]
Kawaguchi H., 1998, 1998 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.98CH36215), P140, DOI 10.1109/VLSIC.1998.688035
[9]
Kaxiras S, 2001, ACM COMP AR, P240, DOI 10.1109/ISCA.2001.937453
[10]
Forward body bias for microprocessors in 130nm technology generation and beyond
[J].
2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2002,
:312-315