A forward body-biased low-leakage SRAM cache: Device, circuit and architecture considerations

被引:55
作者
Kim, CHI [1 ]
Kim, JJ
Mukhopadhyay, S
Roy, K
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
[2] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[3] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
forward body-biasing (FBB); halo doping; leakage power; SRAMI; super high Vt;
D O I
10.1109/TVLSI.2004.842903
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a forward body-biasing (FBB) technique for active and standby leakage power reduction in cache memories. Unlike previous low-leakage SRAM approaches, we include device level optimization into the design. We utilize super high Vt (threshold voltage) devices to suppress the cache leakage power, while dynamically FBB only the selected SRAM cells for fast operation. In order to build a super high Vt device, the two-dimensional (2-D) halo doping profile was optimized considering various nanoscale leakage mechanisms. The transition latency and energy overhead associated with FBB was minimized by waking up the SRAM cells ahead of the access and exploiting the general cache access pattern. The combined device-circuit-architecture level techniques offer 64 % total leakage reduction and 7.3 % improvement in bit line delay compared to a previous state-of-the-art low-leakage SRAM technique. Static noise margin of the proposed SRAM cell is comparable to conventional SRAM cells.
引用
收藏
页码:349 / 357
页数:9
相关论文
共 21 条
[1]  
Agarwal A, 2002, DES AUT CON, P473, DOI 10.1109/DAC.2002.1012671
[2]  
[Anonymous], P IEEE INT SOL STAT
[3]   Dynamic-threshold CMOS SRAM cells for fast, portable applications [J].
Bhavnagarwala, AJ ;
Kapoor, A ;
Meindl, JD .
13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, :359-363
[4]  
Bin Yu, 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P653, DOI 10.1109/IEDM.1999.824237
[5]   Drowsy caches: Simple techniques for reducing leakage power [J].
Flautner, K ;
Kim, NS ;
Martin, S ;
Blaauw, D ;
Mudge, T .
29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2002, :148-157
[6]   Dynamic fine-grain leakage reduction using leakage-biased bitlines [J].
Heo, S ;
Barr, K ;
Hampton, M ;
Asanovic, K .
29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2002, :137-147
[7]   A deep sub-V, single power-supply SRAM cell with multi-VT, boosted storage node and dynamic load [J].
Itoh, K ;
Fridi, AR ;
Bellaouar, A ;
Elmasry, MI .
1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, 1996, :132-133
[8]  
Kawaguchi H., 1998, 1998 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.98CH36215), P140, DOI 10.1109/VLSIC.1998.688035
[9]  
Kaxiras S, 2001, ACM COMP AR, P240, DOI 10.1109/ISCA.2001.937453
[10]   Forward body bias for microprocessors in 130nm technology generation and beyond [J].
Keshavarzi, A ;
Narendra, S ;
Bloechel, B ;
Borkar, S ;
De, V .
2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, :312-315