An Embedded All-Digital Circuit to Measure PLL Response

被引:9
|
作者
Fischette, Dennis M. [1 ]
Loke, Alvin L. S. [2 ]
DeSantis, Richard J. [1 ]
Talbot, Gerry R. [3 ]
机构
[1] Adv Micro Devices Inc, Sunnyvale, CA 94085 USA
[2] Adv Micro Devices Inc, Ft Collins, CO 80528 USA
[3] Adv Micro Devices Inc, Boxboro, MA 01719 USA
关键词
Bandwidth; CMOS integrated circuits; design-for-test; embedded test; loop response; measurement circuitry; peaking; phase-locked loops; TRANSMITTER;
D O I
10.1109/JSSC.2010.2048143
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present an all-digital measurement circuit that enables wafer-level test and characterization of phase-locked loop (PLL) response. Through modifications only in the PLL feedback divider state machine, this technique facilitates accurate estimation of PLL frequency-domain closed-loop bandwidth and gain peaking by respectively measuring the time-domain crossover time and maximum overshoot of phase error to a self-induced phase step in the feedback clock. These transient measurements are related back to bandwidth and peaking through the proportionality relationships of crossover time to reciprocal bandwidth and maximum overshoot to peaking. The design-for-test circuit can be used to generate a transient plot of step response, measure static phase error, and observe phase-lock status. We report silicon results from two demonstration vehicles built in a 45-nm SOI-CMOS logic technology for high-performance microprocessors.
引用
收藏
页码:1492 / 1503
页数:12
相关论文
共 50 条
  • [21] Fast frequency acquisition all-digital PLL using PVT calibration
    Jeon, Hae-Soo
    You, Duk-Hyun
    Park, In-Cheol
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2625 - 2628
  • [22] A 12 GHz All-Digital PLL with linearized chirps for FMCW Radar
    Markus, Kempf
    Juergen, Roeber
    Frank, Ohnhaeuser
    Robert, Weigel
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 482 - 485
  • [23] A FM-Radio Transmitter Concept based on an All-digital PLL
    Neyer, Andreas
    Thiel, Bjoern Thorsten
    Heinen, Stefan
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 192 - +
  • [24] A Precise ΔΣ-based Digitally Controlled Oscillator (DCO) for All-Digital PLL
    Jafarzade, Samira
    Jannesari, Abumoslem
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [25] An All-digital PLL for Satellite Based Navigation in 90 nm CMOS
    Neyer, Andreas
    Wunderlich, Ralf
    Heinen, Stefan
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 41 - 44
  • [26] All-digital PLL array provides reliable distributed clock for SOCs
    Javidan, M.
    Zianbetov, E.
    Anceau, F.
    Galayko, D.
    Korniienko, A.
    Colinet, E.
    Scorletti, G.
    Akre, J. M.
    Juillard, J.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2589 - 2592
  • [27] Practical Design Considerations for an All-Digital PLL in a Digital Car Radio Reception SoC
    Sanchez, Alexander Mora
    Moehlmann, Ulrich
    Blinzer, Peter
    Ehlert, Martin
    2016 IEEE 36TH CENTRAL AMERICAN AND PANAMA CONVENTION (CONCAPAN XXXVI), 2016,
  • [28] An All-Digital PLL with a First Order Noise Shaping Time-to-Digital Converter
    Brandonisio, Francesco
    Maloberti, Franco
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 241 - 244
  • [29] A 6-GHZ all all-digital pll for spread spectrum clock generators (SSCG)
    Su, Cheng-Dow
    Lee, Chieh-Wen
    Lee, Tai-Cheng
    Su, C.-D., 2012, Chinese Institute of Electrical Engineering (19): : 95 - 103
  • [30] A Low-Power All-Digital PLL Architecture Based on Phase Prediction
    Zhuang, Jingcheng
    Staszewski, Robert Bogdan
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 797 - 800