An Embedded All-Digital Circuit to Measure PLL Response

被引:9
|
作者
Fischette, Dennis M. [1 ]
Loke, Alvin L. S. [2 ]
DeSantis, Richard J. [1 ]
Talbot, Gerry R. [3 ]
机构
[1] Adv Micro Devices Inc, Sunnyvale, CA 94085 USA
[2] Adv Micro Devices Inc, Ft Collins, CO 80528 USA
[3] Adv Micro Devices Inc, Boxboro, MA 01719 USA
关键词
Bandwidth; CMOS integrated circuits; design-for-test; embedded test; loop response; measurement circuitry; peaking; phase-locked loops; TRANSMITTER;
D O I
10.1109/JSSC.2010.2048143
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present an all-digital measurement circuit that enables wafer-level test and characterization of phase-locked loop (PLL) response. Through modifications only in the PLL feedback divider state machine, this technique facilitates accurate estimation of PLL frequency-domain closed-loop bandwidth and gain peaking by respectively measuring the time-domain crossover time and maximum overshoot of phase error to a self-induced phase step in the feedback clock. These transient measurements are related back to bandwidth and peaking through the proportionality relationships of crossover time to reciprocal bandwidth and maximum overshoot to peaking. The design-for-test circuit can be used to generate a transient plot of step response, measure static phase error, and observe phase-lock status. We report silicon results from two demonstration vehicles built in a 45-nm SOI-CMOS logic technology for high-performance microprocessors.
引用
收藏
页码:1492 / 1503
页数:12
相关论文
共 50 条
  • [1] All-digital PLL with ΔΣ DLL embedded TDC
    Han, Y.
    Lin, D.
    Geng, S.
    Xu, N.
    Rhee, W.
    Oh, T-Y
    Wang, Z.
    ELECTRONICS LETTERS, 2013, 49 (02) : 93 - U3
  • [2] An All-Digital Offset PLL Architecture
    Staszewski, Robert Bogdan
    Vemulapalli, Sudheer
    Waheed, Khurram
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 17 - 20
  • [3] An all-digital PLL clock multiplier
    Olsson, T
    Nilsson, P
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 275 - 278
  • [4] A fast-locking PLL with all-digital locked-aid circuit
    Kao, Shao-Ku
    Hsieh, Fu-Jen
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (02) : 245 - 258
  • [5] All-digital PLL with ultra fast acquisition
    Staszewski, Robert Bogdan
    Shriki, Gabi
    Balsara, Poras T.
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 289 - 292
  • [6] A DCO Compiler for All-Digital PLL Design
    Chung, Ching-Che
    Chen, Chen-Han
    Lo, Chi-Kuang
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 547 - 550
  • [7] All-digital PLL with extended tracking capabilities
    Lorenzo-Ginori, JV
    Naranjo-Bouzas, JA
    ELECTRONICS LETTERS, 1997, 33 (18) : 1519 - 1521
  • [8] All-digital PLL with ultra fast settling
    Staszewski, Robert Bogdan
    Balsara, Poras T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (02) : 181 - 185
  • [9] All-digital PLL with extended tracking capabilities
    Universidad Central de Las Villas, Villa Clara, Cuba
    Electron Lett, 18 (1519-1521):
  • [10] All-digital PLL and transmitter for mobile phones
    Staszewski, RB
    Wallberg, JL
    Rezeq, S
    Hung, CM
    Eliezer, OE
    Vemulapalli, SK
    Fernando, C
    Maggio, K
    Staszewski, R
    Barton, N
    Lee, MC
    Cruise, P
    Entezari, M
    Muhammad, K
    Leipold, D
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2469 - 2482