Soft Error-Tolerant Design of MRAM-Based Nonvolatile Latches for Sequential Logics

被引:22
|
作者
Rajaei, Ramin [1 ]
Fazeli, Mahdi [2 ,3 ]
Tabandeh, Mahmoud [1 ]
机构
[1] Sharif Univ Technol, Dept Elect Engn, Tehran 1458889694, Iran
[2] Iran Univ Sci Technol, Dept Comp Engn, Tehran 1684613114, Iran
[3] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran 1953833511, Iran
关键词
Magnetic latch (M-latch); magnetic RAM (MRAM); magnetic tunnel junction (MTJ); single-event multiple effect (SEME); single-event upset (SEU); SPIN-TRANSFER; CMOS TECHNOLOGY; REDUCTION; CIRCUIT; MEMORY; OPTIMIZATION; STTRAM; CELL; BIT;
D O I
10.1109/TMAG.2014.2375273
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Magnetoresistive memories, such as spin-transfer torque random access memory and magnetic latches (M-latch), are emerging memory technologies that offer attractive features, such as high density, low leakage, and nonvolatility as compared with conventional static memory. In this paper, we have proposed two single-event upset tolerant M-latch circuits in which their CMOS peripheral circuits are robust against radiation effects. Similar to the conventional M-latch circuit, our proposed M-latches employ two magnetic tunnel junction elements. Therefore, they consume almost the same energy consumption in comparison with nonprotected M-latch circuit. The simulation results of comparison with previous work show that our proposed radiation hardened M-latches consume less energy, occupy less area, and in case of a particle strike, offer lower restoring time. Furthermore, we have thoroughly investigated the robustness of our proposed radiation-hardened M-latches against single-event multiple effects and also in the presence of process variation as serious reliability challenges in emerging nanometer scale technologies.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] A Design of Autonomous Error-Tolerant Architectures for Massively Parallel Computing
    Liu, Lizheng
    Jin, Yi
    Liu, Yi
    Ma, Ning
    Huan, Yuxiang
    Zou, Zhuo
    Zheng, Lirong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 2143 - 2154
  • [22] Design of Majority Logic-Based Approximate Booth Multipliers for Error-Tolerant Applications
    Zhang, Tingting
    Jiang, Honglan
    Mo, Hai
    Liu, Weiqiang
    Lombardi, Fabrizio
    Liu, Leibo
    Han, Jie
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 : 81 - 89
  • [23] A Low Energy Soft Error-Tolerant Register File Architecture for Embedded Processors
    Fazeli, M.
    Ahmadian, S. N.
    Miremadi, S. G.
    11TH IEEE HIGH ASSURANCE SYSTEMS ENGINEERING SYMPOSIUM, PROCEEDINGS, 2008, : 109 - 116
  • [24] On a hyperplane arrangement problem and tighter analysis of an error-tolerant pooling design
    Hung Q. Ngo
    Journal of Combinatorial Optimization, 2008, 15 : 61 - 76
  • [25] Reliable, High-Performance, and Nonvolatile Hybrid SRAM/MRAM-Based Structures for Reconfigurable Nanoscale Logic Devices
    Rajaei, Ramin
    Amirany, Abdolah
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (09) : 1271 - 1283
  • [26] On a hyperplane arrangement problem and tighter analysis of an error-tolerant pooling design
    Ngo, Hung Q.
    JOURNAL OF COMBINATORIAL OPTIMIZATION, 2008, 15 (01) : 61 - 76
  • [27] Soft Error-Tolerant and Highly Stable Low-Power SRAM for Satellite Applications
    Oh, Jong-Yeob
    Jo, Sung-Hun
    APPLIED SCIENCES-BASEL, 2025, 15 (01):
  • [28] Error Free Sense Amplifier Circuit Design for STT-MRAM Nonvolatile Memory
    Vemula, Lohith Kumar
    Hossain, Nahid M.
    Chowdhury, Masud H.
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 703 - 706
  • [29] Radiation-hardened MRAM-based LUT for non-volatile FPGA soft error mitigation with multi-node upset tolerance
    Zand, Ramtin
    DeMara, Ronald F.
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2017, 50 (50)
  • [30] Error-tolerant SRAM design for ultra-low power standby operation
    Qin, Huifang
    Kumar, Animesh
    Ramchandran, Kannan
    Rabaey, Jan
    Ishwar, Prakash
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 30 - +