Soft Error-Tolerant Design of MRAM-Based Nonvolatile Latches for Sequential Logics

被引:22
|
作者
Rajaei, Ramin [1 ]
Fazeli, Mahdi [2 ,3 ]
Tabandeh, Mahmoud [1 ]
机构
[1] Sharif Univ Technol, Dept Elect Engn, Tehran 1458889694, Iran
[2] Iran Univ Sci Technol, Dept Comp Engn, Tehran 1684613114, Iran
[3] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran 1953833511, Iran
关键词
Magnetic latch (M-latch); magnetic RAM (MRAM); magnetic tunnel junction (MTJ); single-event multiple effect (SEME); single-event upset (SEU); SPIN-TRANSFER; CMOS TECHNOLOGY; REDUCTION; CIRCUIT; MEMORY; OPTIMIZATION; STTRAM; CELL; BIT;
D O I
10.1109/TMAG.2014.2375273
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Magnetoresistive memories, such as spin-transfer torque random access memory and magnetic latches (M-latch), are emerging memory technologies that offer attractive features, such as high density, low leakage, and nonvolatility as compared with conventional static memory. In this paper, we have proposed two single-event upset tolerant M-latch circuits in which their CMOS peripheral circuits are robust against radiation effects. Similar to the conventional M-latch circuit, our proposed M-latches employ two magnetic tunnel junction elements. Therefore, they consume almost the same energy consumption in comparison with nonprotected M-latch circuit. The simulation results of comparison with previous work show that our proposed radiation hardened M-latches consume less energy, occupy less area, and in case of a particle strike, offer lower restoring time. Furthermore, we have thoroughly investigated the robustness of our proposed radiation-hardened M-latches against single-event multiple effects and also in the presence of process variation as serious reliability challenges in emerging nanometer scale technologies.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Hardening Techniques for MRAM-Based Nonvolatile Latches and Logic
    Lakys, Yahya
    Zhao, Weisheng
    Klein, Jacques-Olivier
    Chappert, Claude
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (04) : 1136 - 1141
  • [3] Time redundancy and gate sizing soft error-tolerant based adder design
    El-Maleh, Aiman H.
    Bin Talib, Ghashmi H.
    INTEGRATION-THE VLSI JOURNAL, 2021, 78 : 49 - 59
  • [4] Efficient Soft Error-Tolerant Adaptive Equalizers
    Reviriego, Pedro
    Antonio Maestro, Juan
    Liu, Shih-Fu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) : 2032 - 2040
  • [5] Design of MRAM-Based Magnetic Logic Circuits
    Turvani, Giovanna
    Bollo, Matteo
    Vacca, Marco
    Cairo, Fabrizio
    Zamboni, Maurizio
    Graziano, Mariagrazia
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (05) : 851 - 859
  • [6] Evidence-Based Error Analysis: Supporting the Design of Error-Tolerant Systems
    Hooey, Becky L.
    Aurisicchio, Marco
    Bracewell, Robert
    Foyle, David C.
    HUMAN-COMPUTER INTERACTION: APPLICATIONS AND SERVICES, PT III, 2014, 8512 : 401 - 412
  • [7] Error-tolerant optimization design of high falsework
    Xie N.
    Zhao K.
    Hu H.
    Pan M.-D.
    Xie, Nan (n_xie@sina.com), 2018, Tsinghua University (35): : 101 - 106
  • [8] Nonvolatile Runtime-Reconfigurable FPGA Secured through MRAM-based Periodic Refresh
    Goncalves, Olivier
    Prenat, Guillaume
    Di Pendina, Gregory
    Layer, Christophe
    Dieny, Bernard
    2013 5TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2013, : 170 - 173
  • [9] Approximate MRAM: High-Performance and Power-Efficient Computing With MRAM Chips for Error-Tolerant Applications
    Ferdaus, Farah
    Talukder, B. M. S. Bahar
    Rahman, Md Tauhidur
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (03) : 668 - 681
  • [10] Efficient ATFA design based on CNTFET technology for error-tolerant applications
    Rad, Rabe'e Sharifi
    Ghanatghestani, Mokhtar Mohammadi
    Hashemipour, Malihe
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (02) : 1119 - 1143