A New Class of Charge-Trap Flash Memory With Resistive Switching Mechanisms

被引:11
作者
An, Ho-Myoung [1 ]
Lee, Eui Bok [1 ]
Kim, Hee-Dong [1 ]
Seo, Yu Jeong [1 ]
Kim, Tae Geun [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 136701, South Korea
基金
新加坡国家研究基金会;
关键词
Charge-trap Flash (CTF); resistive random access memory (ReRAM); resistive switching; silicon/oxide/nitride/oxide/silicon (SONOS); universal memory; NONVOLATILE; NANOCRYSTALS; RESISTANCE; STORAGE; DEVICE; NROM; CELL;
D O I
10.1109/TED.2010.2063706
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new class of charge-trap Flash memory device with resistive switching mechanisms. We propose a fused memory scheme using a structure of metal/Pr-0.7 Ca-0.3 MnO3 (PCMO)/nitride/oxide/silicon to graft fast-switching features of resistive random access memory onto high-density silicon/oxide/nitride/oxide/silicon memory structures. In this scheme, both program and erase (P/E) are performed by the conduction of the carriers that are injected from the gate into the nitride layer through the PCMO, which is a resistive switching material; the resistance state determines whether a program or erase function is performed. In the proposed memory devices, we observed improved memory characteristics, including the current-voltage hysteresis having a resistive ratio exceeding three orders of magnitude at a set voltage of +/- 4.5 V, a memory window of 2.3 V, a P/E speed of 100 ns/1 ms, data retention of ten years, and endurance of 10(5) P/E cycles. This approach will offer critical clues about how one can best implement universal features of nonvolatile memories in a single chip.
引用
收藏
页码:2398 / 2404
页数:7
相关论文
共 44 条
[1]   Toward a universal memory [J].
Åkerman, J .
SCIENCE, 2005, 308 (5721) :508-510
[2]  
Brewer JE, 2008, IEEE PR SER POWER, P1
[3]   Design considerations in scaled SONOS nonvolatile memory devices [J].
Bu, JK ;
White, MH .
SOLID-STATE ELECTRONICS, 2001, 45 (01) :113-120
[4]   Overview of candidate device technologies for storage-class memory [J].
Burr, G. W. ;
Kurdi, B. N. ;
Scott, J. C. ;
Lam, C. H. ;
Gopalakrishnan, K. ;
Shenoy, R. S. .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (4-5) :449-464
[5]   Resistive switching effects of HfO2 high-k dielectric [J].
Chan, M. Y. ;
Zhang, T. ;
Ho, V. ;
Lee, P. S. .
MICROELECTRONIC ENGINEERING, 2008, 85 (12) :2420-2424
[6]   Performance improvement of SONOS memory by bandgap engineering of charge-trapping layer [J].
Chen, TS ;
Wu, KH ;
Chung, H ;
Kao, CH .
IEEE ELECTRON DEVICE LETTERS, 2004, 25 (04) :205-207
[7]   NROM: A novel localized trapping, 2-bit nonvolatile memory cell [J].
Eitan, B ;
Pavan, P ;
Bloom, I ;
Aloni, E ;
Frommer, A ;
Finzi, D .
IEEE ELECTRON DEVICE LETTERS, 2000, 21 (11) :543-545
[8]  
Eitan B, 2005, INT EL DEVICES MEET, P547
[9]   A bulk FinFET unified-RAM (URAM) cell for multifunctioning NVM and capacitorless 1T-DRAM [J].
Han, Jin-Woo ;
Ryu, Seong-Wan ;
Kim, Sungho ;
Kim, Chung-Jin ;
Ahn, Jae-Hyuk ;
Choi, Sung-Jin ;
Kim, Jin Soo ;
Kim, Kwang Hee ;
Lee, Gi Sung ;
Oh, Jae Sub ;
Song, Myeong Ho ;
Park, Yun Chang ;
Kim, Jeoung Woo ;
Choi, Yang-Kyu .
IEEE ELECTRON DEVICE LETTERS, 2008, 29 (06) :632-634
[10]  
JACK CS, 2007, NAT PHYS, V4, P67