An 11-bit 100-MS/s Subranged-SAR ADC in 65-nm CMOS

被引:12
作者
Chung, Yung-Hui [1 ]
Yen, Chia-Wei [1 ]
机构
[1] Natl Taiwan Univ Sci & Technol, Dept Elect & Comp Engn, Taipei 106, Taiwan
关键词
Analog-to-digital converter (ADC); capacitor swapping; digital-to-analog converter (DAC); subranged ADC; successive approximation register (SAR);
D O I
10.1109/TVLSI.2017.2742515
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an 11-bit successive approximation register (SAR) analog-to-digital converter (ADC). The subranged-SAR ADC architecture is applied to achieve a sampling rate of 100 MHz. The proposed gain error compensation helps attenuate the gain error between coarse and fine ADCs. An up-then-down digital-to-analog converter (DAC) switching scheme is used to maintain a small common-mode variation for the fine comparator. To maintain a good spurious free dynamic range (SFDR), the capacitor-swapping scheme is applied in the DAC. The prototype ADC was implemented using a 65-nm CMOS technology. It consumes a total power of 2.4 mW from a 1.2-V supply. The measured peak signal-to-noise-and-distortion ratio and SFDR are 61.1 and 85 dB, respectively. The peak effective number of bits is 9.86, equivalent to a figure-of-merit of 25.8 fJ/conversion step.
引用
收藏
页码:3434 / 3443
页数:10
相关论文
共 27 条
[1]  
[Anonymous], 2014, S VLSI CIRCUITS DIG
[2]  
Chan CH, 2017, ISSCC DIG TECH PAP I, P282, DOI 10.1109/ISSCC.2017.7870371
[3]  
Chang KH, 2016, IEEE ASIAN SOLID STA, P157, DOI 10.1109/ASSCC.2016.7844159
[4]   A 5-bit 1-GS/s binary-search ADC in 90-nm CMOS [J].
Chung, Yung-Hui ;
Tsai, Cheng-Hsun ;
Yeh, Hsuan-Chih .
MICROELECTRONICS JOURNAL, 2017, 63 :131-137
[5]   A 16-mW 8-Bit 1-GS/s Digital-Subranging ADC in 55-nm CMOS [J].
Chung, Yung-Hui ;
Wu, Jieh-Tsorng .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) :557-566
[6]   A 12-bit 8.47-fJ/Conversion-Step Capacitor-Swapping SAR ADC in 110-nm CMOS [J].
Chung, Yung-Hui ;
Wu, Meng-Hsuan ;
Li, Hung-Sung .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (01) :10-18
[7]  
Ding M, 2015, ISSCC DIG TECH PAP I, V58, P460
[8]   AN 8-MHZ CMOS SUBRANGING 8-BIT A/D CONVERTER [J].
DINGWALL, AGF ;
ZAZZU, V .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (06) :1138-1143
[9]  
Elbornsson J., 2001, P IEEE ESSCIRC SEP, P1
[10]  
Harpe P, 2014, ISSCC DIG TECH PAP I, V57, P194, DOI 10.1109/ISSCC.2014.6757396