Efficient memory architecture for image processing

被引:8
|
作者
Perri, Stefania [1 ]
Corsonello, Pasquale [1 ]
机构
[1] Univ Calabria, Dept Elect Comp Sci & Syst, Arcavacata Di Rende, Italy
关键词
VLSI; memory architectures; image processing; FPGA;
D O I
10.1002/cta.625
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This Letter presents a novel purpose-designed architecture to realize efficient dual-port memory structures for image processing applications. The main innovation proposed here is the exploitation of single-port (SP) sub-banks to achieve the same data bandwidth offered by a true dual-port (TDP) memory, but significantly reducing the access time and resources requirement. When compared with a conventional TDP memory bank, the proposed strategy requires up to 25% less silicon area and consumes up to 9% lower power. It also exhibits an access time up to 15% lower. When used within an Actel FPGA RTAX device to realize an image compressor based on the 2D DWT and the SPIHT algorithm, the memory structure proposed here allows reaching an 11 Mpixels/s frame-rate, which is 77% higher than that achieved by simply instantiating the SP memory banks available on chip. Copyright (C) 2010 John Wiley & Sons, Ltd.
引用
收藏
页码:351 / 356
页数:6
相关论文
共 50 条
  • [41] A RECONFIGURABLE ARCHITECTURE FOR IMAGE-PROCESSING AND COMPUTER VISION
    BHANDARKAR, SM
    ARABNIA, HR
    SMITH, JW
    INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1995, 9 (02) : 201 - 229
  • [42] ATRIP: Architecture for Traffic Classification Based on Image Processing
    Cristiani, Andre Luis
    Immich, Roger
    Akabane, Ademar T.
    Mauro Madeira, Edmundo Roberto
    Villas, Leandro Aparecido
    Meneguette, Rodolfo, I
    VEHICLES, 2020, 2 (02): : 303 - 317
  • [43] A Novel Separable Convolution Architecture for Image Processing Applications
    Hassan, Jaiza
    Khurshid, Burhan
    Electronics, 2024, 28 (01) : 12 - 21
  • [44] IMAGE-PROCESSING REGULARIZATION FILTERS ON LAYERED ARCHITECTURE
    KOBAYASHI, H
    MATSUMOTO, T
    YAGI, T
    SHIMMI, T
    NEURAL NETWORKS, 1993, 6 (03) : 327 - 350
  • [45] A Platform for High Level Synthesis of Memory-Intensive Image Processing Algorithms
    Papenfuss, Tim
    Michel, Holger
    FPGA 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2011, : 75 - 78
  • [46] Dynamic Memory Access Control for Accelerating FPGA-based Image Processing
    Nishiguchi, Kenta
    Inoue, Toshiyuki
    Yamazaki, Rei
    Ogohara, Kazunori
    Tsuchiya, Akira
    Kishine, Keiji
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (01) : 29 - 38
  • [47] An Efficient Processing Element Architecture for Pairwise Sequence Alignment
    Isa, M. N.
    Murad, S. A. Z.
    Ismail, R. C.
    Ahmad, M. I.
    Jambek, A. B.
    Kamil, M. K. Md
    2014 2ND INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN (ICED), 2014, : 461 - 464
  • [48] A method of image multi-resolution processing based on FPGA plus DSP architecture
    Peng, Xiaohan
    Zhong, Sheng
    Lu, Hongqiang
    AOPC 2015: IMAGE PROCESSING AND ANALYSIS, 2015, 9675
  • [49] A Fast and Memory Efficient SPIHT Image Encoder
    Chen, Zhong-Ho
    Su, Alvin W. Y.
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (03) : 602 - 610
  • [50] Parallel Hardware Architecture for Medical Image Processing Using Xilinx-System-Generator
    Baali, Mehdi
    Bourbia, Nadjla
    Messaoudi, Kamel
    Bourennane, El-Bay
    PROGRAM OF THE 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND AUTOMATIC CONTROL, ICEEAC 2024, 2024,