Efficient memory architecture for image processing

被引:8
|
作者
Perri, Stefania [1 ]
Corsonello, Pasquale [1 ]
机构
[1] Univ Calabria, Dept Elect Comp Sci & Syst, Arcavacata Di Rende, Italy
关键词
VLSI; memory architectures; image processing; FPGA;
D O I
10.1002/cta.625
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This Letter presents a novel purpose-designed architecture to realize efficient dual-port memory structures for image processing applications. The main innovation proposed here is the exploitation of single-port (SP) sub-banks to achieve the same data bandwidth offered by a true dual-port (TDP) memory, but significantly reducing the access time and resources requirement. When compared with a conventional TDP memory bank, the proposed strategy requires up to 25% less silicon area and consumes up to 9% lower power. It also exhibits an access time up to 15% lower. When used within an Actel FPGA RTAX device to realize an image compressor based on the 2D DWT and the SPIHT algorithm, the memory structure proposed here allows reaching an 11 Mpixels/s frame-rate, which is 77% higher than that achieved by simply instantiating the SP memory banks available on chip. Copyright (C) 2010 John Wiley & Sons, Ltd.
引用
收藏
页码:351 / 356
页数:6
相关论文
共 50 条
  • [31] On The Efficiency of Heterogeneous System Architecture for Image Processing
    Chetty, Shaylin
    Winberg, Simon
    2020 CONFERENCE ON INFORMATION COMMUNICATIONS TECHNOLOGY AND SOCIETY (ICTAS), 2020,
  • [32] ImaGen: A General Framework for Generating Memory- and Power-Efficient Image Processing Accelerators
    Ujjainkar, Nisarg
    Leng, Jingwen
    Zhu, Yuhao
    PROCEEDINGS OF THE 2023 THE 50TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, ISCA 2023, 2023, : 579 - 591
  • [33] Approximate Full Adders for Energy Efficient Image Processing Applications
    Parameshwara, M. C.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (13)
  • [34] Efficient computing in image processing and DSPs with ASIP based multiplier
    Sharma P.
    Dubey A.K.
    Goyal A.
    Recent Patents on Engineering, 2019, 13 (02): : 174 - 180
  • [35] GPU Architecture Usage for Efficient Image Scaling
    Skakov, P.
    3RD INTERNATIONAL TOPICAL MEETING ON OPTICAL SENSING AND ARTIFICIAL VISION (OSAV'2012), 2013, 1537 : 85 - 87
  • [36] VLSI Architecture Design of 9/7 Discrete Wavelet Transform for Image Processing
    Javed, Sadaf
    Younis, Ch. Jabbar
    Alam, Mehboob
    Massoud, Yehia
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 686 - 689
  • [37] Optimized allocation of FPGA memory for image processing
    Yu, Zhihao
    Zhou, Hua
    Jiang, Linhua
    MICROPROCESSORS AND MICROSYSTEMS, 2021, 80
  • [38] Optimal FPGA memory allocation for image processing
    Bao, Bengang
    Liang, Xiaoling
    JOURNAL OF COMPUTATIONAL METHODS IN SCIENCES AND ENGINEERING, 2023, 23 (04) : 1801 - 1814
  • [39] Enhancing Image Processing Capability by Memory Compression
    Baghdadi, Riyadh
    Niar, Smail
    SCS: 2008 2ND INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS, 2008, : 461 - +
  • [40] DESIGN AND IMPLEMENTATION OF A MULTIMICROPROCESSOR ARCHITECTURE FOR IMAGE-PROCESSING
    VAIDYANATHAN, A
    DOWLING, EM
    BALSARA, PT
    MICROPROCESSORS AND MICROSYSTEMS, 1992, 16 (06) : 321 - 330