Efficient memory architecture for image processing

被引:8
|
作者
Perri, Stefania [1 ]
Corsonello, Pasquale [1 ]
机构
[1] Univ Calabria, Dept Elect Comp Sci & Syst, Arcavacata Di Rende, Italy
关键词
VLSI; memory architectures; image processing; FPGA;
D O I
10.1002/cta.625
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This Letter presents a novel purpose-designed architecture to realize efficient dual-port memory structures for image processing applications. The main innovation proposed here is the exploitation of single-port (SP) sub-banks to achieve the same data bandwidth offered by a true dual-port (TDP) memory, but significantly reducing the access time and resources requirement. When compared with a conventional TDP memory bank, the proposed strategy requires up to 25% less silicon area and consumes up to 9% lower power. It also exhibits an access time up to 15% lower. When used within an Actel FPGA RTAX device to realize an image compressor based on the 2D DWT and the SPIHT algorithm, the memory structure proposed here allows reaching an 11 Mpixels/s frame-rate, which is 77% higher than that achieved by simply instantiating the SP memory banks available on chip. Copyright (C) 2010 John Wiley & Sons, Ltd.
引用
收藏
页码:351 / 356
页数:6
相关论文
共 50 条
  • [21] Implementation of Efficient Image Processing Algorithm on FPGA
    Khosla, Robin
    Singh, Balwinder
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 335 - 339
  • [22] Memory customisations for image processing applications targeting MPSoCs
    Watson, David
    Ahmadinia, Ali
    INTEGRATION-THE VLSI JOURNAL, 2015, 51 : 72 - 80
  • [23] Distributed image processing on spiral architecture
    Wu, Q
    He, XJ
    Hintz, T
    FIFTH INTERNATIONAL CONFERENCE ON ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, PROCEEDINGS, 2002, : 84 - 91
  • [24] iPIM: Programmable In-Memory Image Processing Accelerator Using Near-Bank Architecture
    Gu, Peng
    Xie, Xinfeng
    Ding, Yufei
    Chen, Guoyang
    Zhang, Weifeng
    Niu, Dimin
    Xie, Yuan
    2020 ACM/IEEE 47TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA 2020), 2020, : 804 - 817
  • [25] Efficient Image Processing via Memristive-Based Approximate In-Memory Computing
    Seiler, Fabian
    TaheriNejad, Nima
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (11) : 3312 - 3323
  • [26] Development of Efficient VLSI Architecture for Speech Processing in Mobile Communication
    Purushotham, U.
    Suresh, K.
    2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND SIGNAL PROCESSING (ICCCSP), 2017, : 59 - 64
  • [27] Efficient Architecture and Protocol for Image Acquisition
    Hu, Yanlang
    Li, Ying
    Zhang, Yanning
    Zhou, Quan
    Liu, Juanni
    Wei, Jiayuan
    ELEVENTH INTERNATIONAL CONFERENCE ON GRAPHICS AND IMAGE PROCESSING (ICGIP 2019), 2020, 11373
  • [28] AREA-DELAY EFFICIENT FFT ARCHITECTURE USING PARALLEL PROCESSING AND NEW MEMORY SHARING TECHNIQUE
    Ouerhani, Yousri
    Jridi, Maher
    Alfalou, Ayman
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2012, 21 (06)
  • [29] Optoelectronic pipeline architecture for morphological image processing
    Michael, N
    Arrathoon, R
    APPLIED OPTICS, 1997, 36 (08): : 1718 - 1725
  • [30] An architecture for Web-based image processing
    Srini, VP
    Pini, D
    Armstrong, MD
    Alalusi, SH
    Thendean, J
    Ueng, SZ
    Bushong, DP
    Borowski, ES
    Chao, E
    Rabaey, JM
    PARALLEL AND DISTRIBUTED METHODS FOR IMAGE PROCESSING, 1997, 3166 : 90 - 101