Comparing phase detectors in analog Phase-Locked Loops

被引:3
作者
Sanchez, Rances Sanchez [1 ]
Piqueira, Jose Roberto Castilho [1 ]
Bueno, Atila Madureira [2 ]
机构
[1] Univ Sao Paulo, Polytech Sch, Sao Paulo, SP, Brazil
[2] Sao Paulo State Univ UNESP, Inst Sci & Technol, Sorocaba, SP, Brazil
关键词
SYNCHRONIZATION; NETWORK;
D O I
10.1140/epjs/s11734-021-00245-3
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The Phase-Locked Loops, conceived in the 1930's by Henri de Bellescize, and used in a large scale on TV sets and integrated services digital telecommunication networks are nowadays increasing their relevance, being present in the time-basis generation and detection either in integrated circuits or in smart-grids power distribution systems. Among the Phase-Locked Loop architecture components is the Phase Detector. The phase detection function is a measure of phase/frequency errors in the Phase-Locked Loop, with analog, hybrid and digital implementations. In most of the classical literature the phase detection function is implemented by a signal multiplier device that can be approximated by a sine function from the phase error. Additional simplifications made on the phase detection function approximates the Phase-Locked Loop to a Duffing system. The phase detection function usually generates oscillations, such as the double-frequency jitter, which is a sinusoidal signal with the double of the synchronization frequency. Nowadays, software implementation allows a considerable flexibility to the phase detection function. Therefore, the phase detection requires accurate modeling to guarantee precision to the obtained clock signals. This work presents a performance comparison between the multiplier, the sine and the Duffing detectors.
引用
收藏
页码:3609 / 3614
页数:6
相关论文
共 24 条
[21]   A Review on Power Supply Induced Jitter [J].
Tripathi, Jai Narayan ;
Sharma, Vijender Kumar ;
Shrimali, Hitesh .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (03) :511-524
[22]   Joint Frequency and Time Transfer Over Optical Fiber With High-Precision Delay Variation Measurement Using a Phase-Locked Loop [J].
Wang, Xiaocheng ;
Wei, Wei ;
Liu, Zhangweiyi ;
Han, Daming ;
Deng, Nan ;
Yang, Lingwei ;
Xie, Weilin ;
Dong, Yi .
IEEE PHOTONICS JOURNAL, 2019, 11 (02)
[23]  
Wendt K. R., 1943, Proc. IRE, V31, P7, DOI [10.1109/JRPROC.1943.232382, DOI 10.1109/JRPROC.1943.232382]
[24]   A novel all-digital PLL with software adaptive filter [J].
Xiu, LM ;
Li, W ;
Meiners, J ;
Padakanti, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) :476-483