Design and Implementation of CORDIC algorithm using Integrated Adder and Subtractor

被引:1
|
作者
Bhukya, Sreenivasu [1 ]
Inguva, Sharath Chandra [2 ]
机构
[1] Sreyas Inst Engn & Technol, Dept ECE, Hyderabad, Telangana, India
[2] St Peters Engn Coll, Dept ECE, Hyderabad, Telangana, India
来源
2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT) | 2021年
关键词
CORDIC algorithm; Canonical signed-digit; Hcub algorithm; Integrated adder subtractor;
D O I
10.1109/I2CT51068.2021.9418002
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
CORDIC (Coordinate Rotation Digital Computer) has been designed and implemented in many variants in the past five decades where the different architectures of the algorithm were used in many diverse applications. CORDIC algorithm is a flexible shift and add algorithm having an important feature of reduced quantization errors in the case of higher word lengths when compared to other algorithms. The major issue with the algorithm is due to its linear rate convergence with the speed of iteration. Its overall performance is also affected due to repeated number of shift and adds operations and thereby leading to high power consumption. The main aim of this work is to use a new integrated adder and subtractor designed using reversible gates in the place of binary adders and subtractors used in the previous design. This improved CORDIC uses an architecture where the rotation angle is split into micro rotation angles, where these angle sets provides faster convergence by reducing the number of iterations. Overall performance of the proposed algorithm is implemented using variety of FPGA families like Virtex-4, Virtex-5 and Artix-7 devices with comparison to parameters like area, frequency and power consumed. It is compared with the Conventional CORDIC and LH CORDIC designs.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] DESIGN OF A PARALLEL BCD ADDER/SUBTRACTOR
    WHITE, G
    ELECTRONIC ENGINEERING, 1969, 41 (492): : 229 - &
  • [2] OPTICAL IMPLEMENTATION OF PARALLEL DIGITAL ADDER AND SUBTRACTOR
    FUKUSHIMA, S
    KUROKAWA, T
    SUZUKI, H
    APPLIED OPTICS, 1990, 29 (14): : 2099 - 2106
  • [3] Implementation of a probabilistic subtractor based on a probabilistic adder
    Moiseev, D., V
    INTERNATIONAL CONFERENCE ON MODERN TRENDS IN MANUFACTURING TECHNOLOGIES AND EQUIPMENT (ICMTMTE) 2020, 2020, 971
  • [4] Design of optical quaternary adder and subtractor using polarization switching
    Mandal S.
    Mandal D.
    Mandal M.K.
    Garai S.K.
    Journal of Optics, 2018, 47 (3) : 332 - 350
  • [5] All-optical integrated half adder/subtractor and full adder/subtractor using SOA-MZI based tree architecture
    Singh, Simranjit
    Kaur, Rupinder
    Kaler, Rajinder Singh
    OPTOELECTRONICS AND ADVANCED MATERIALS-RAPID COMMUNICATIONS, 2017, 11 (11-12): : 648 - 651
  • [6] Design of Optimized Reversible Binary Adder/Subtractor and BCD Adder
    Nagamani, A. N.
    Ashwin, S.
    Agrawal, Vinod Kumar
    2014 INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2014, : 774 - 779
  • [7] Fault-tolerant quantum reversible full adder/subtractor: Design and implementation
    Mirizadeh, Seyyed Mohammad Amir
    Asghari, Parvaneh
    OPTIK, 2022, 253
  • [8] Design and Implementation of CORDIC Algorithm Based on FPGA
    Wang, Xiaoyuan
    2018 INTERNATIONAL CONFERENCE ON ROBOTS & INTELLIGENT SYSTEM (ICRIS 2018), 2018, : 70 - 71
  • [9] Design and Implementation of an Efficient Modified CORDIC Algorithm
    Xue, Yuan
    Ma, Zhongsong
    2019 IEEE 4TH INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING (ICSIP 2019), 2019, : 480 - 484
  • [10] Design of a DPSK Modem Using CORDIC Algorithm and Its FPGA Implementation
    Bag, Joyashree
    Roy, Subhashis
    Dutta, P. K.
    Sarkar, Subir Kumar
    IETE JOURNAL OF RESEARCH, 2014, 60 (05) : 355 - 363