Architectural design of a fast floating-point multiplication-add fused unit using signed-digit addition

被引:7
作者
Chen, CY [1 ]
Chen, LA [1 ]
Cheng, JR [1 ]
机构
[1] Feng Chia Univ, Dept Informat Engn, Taichung 407, Taiwan
来源
EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS | 2001年
关键词
D O I
10.1109/DSD.2001.952324
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Signed digit (SD) addition is applied to the design of a new floating-point (FLP) multiplication-add fused (MAF) unit. This adoption, together with the proposed two-step normalization method, can reduce the three-word-length addition that is required in the conventional FLP MAF unit to two-word-length addition. Furthermore, the sign reversion of the intermediate mantissa that requires three-word-length carry propagation in the conventional MAF unit is replaced by only single-word sign detection. These two improvements can enhance the speed and cost of the MAF unit significantly. With the use of the SD addition.. the circuit of the unit can be designed in a more regular and simple manner, which is a property that is desired in VLSI design, The proposed FLP MAF unit has been designed and simulated by using Verilog hardware description language, The functions of the designed unit are verified to be correct.
引用
收藏
页码:346 / 353
页数:8
相关论文
共 8 条
[1]  
Briggs W. S., 1993, Proceedings. 11th Symposium on Computer Arithmetic (Cat. No.93CH3324-1), P163, DOI 10.1109/ARITH.1993.378096
[2]   2ND-GENERATION RISC FLOATING POINT WITH MULTIPLY-ADD FUSED [J].
HOKENEK, E ;
MONTOYE, RK ;
COOK, PW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) :1207-1213
[3]   The floating-point unit of the PowerPC 603e microprocessor [J].
Jessani, RM ;
Olson, CH .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1996, 40 (05) :559-566
[4]   Comparison of single- and dual-pass multiply-add fused floating-point units [J].
Jessani, RM ;
Putrino, M .
IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (09) :927-937
[5]   DESIGN OF THE IBM RISC SYSTEM-6000 FLOATING-POINT EXECUTION UNIT [J].
MONTOYE, RK ;
HOKENEK, E ;
RUNYON, SL .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1990, 34 (01) :59-70
[6]   FAST DIGIT-PARALLEL CONVERSION OF SIGNED DIGIT INTO CONVENTIONAL REPRESENTATIONS [J].
STOURAITIS, T ;
CHEN, C .
ELECTRONICS LETTERS, 1991, 27 (11) :964-965
[7]   Leading-zero anticipatory logic for high-speed floating point addition [J].
Suzuki, H ;
Morinaka, H ;
Makino, H ;
Nakase, Y ;
Mashiko, K ;
Sumi, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) :1157-1164
[8]  
TAKAGI N, 1985, IEEE T COMPUT, V34, P789, DOI 10.1109/TC.1985.1676634