Low-Power and Area-Efficient Parallel Multiplier Design Using Two-Dimensional Bypassing

被引:3
作者
Kumar, Pankaj [1 ]
Sharma, Rajender Kumar [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Kurukshetra 136119, Haryana, India
关键词
Multiplier; bypassing; adder; low power; switching transition; HIGH-SPEED;
D O I
10.1142/S021812661750030X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To develop low-power, high-speed and area-efficient design for portable electronics devices and signal processing applications is a very challenging task. Multiplier has an important role in digital signal processing. Reducing the power consumption of multiplier will bring significant power reduction and other associated advantages in the overall digital system. In this paper, a low-power and area-efficient two-dimensional bypassing multiplier is presented. In two-dimensional bypassing, row and column are bypassed and thus the switching power is saved. Simulation results are realized using UMC 90nm CMOS technology and 0.9 V, with Cadence Spectre simulation tool. The proposed architecture is compared with the existing multiplier architectures, i.e., Braun's multiplier, row bypassing multiplier, column bypassing multiplier and row and column bypassing multiplier. Performance parameters of the proposed multiplier are better than the existing multipliers in terms of area occupation, power dissipation and power-delay product. These results are obtained for randomly generated input test patterns having uniform distribution probability.
引用
收藏
页数:18
相关论文
共 32 条
[1]  
Ahmed S. E., 2012, IEEE INT S EL SYST D
[2]  
Ahuja M., 2013, 5 INT C ADV REC TECH
[3]  
Anitha R, 2011, COMM COM INF SC, V197, P486
[4]   Transmission gates combined with level-restoring CMOS gates reduce glitches in low-power low-frequency multipliers [J].
Carbognani, Flavio ;
Buergin, Felix ;
Felber, Norbert ;
Kaeslin, Hubert ;
Fichtner, Wolfgang .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (07) :830-836
[5]   A low-power transmission-gate-based 16-bit multiplier for digital hearing aids [J].
Carbognani, Flavio ;
Buergin, Felix ;
Felber, Norbert ;
Kaeslin, Hubert ;
Fichtner, Wolfgang .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 56 (1-2) :5-12
[6]  
CHANDRAKASAN AP, 1992, IEICE T ELECTRON, VE75C, P371
[7]   A micropower low-voltage multiplier with reduced spurious switching [J].
Chong, KS ;
Gwee, BH ;
Chang, JS .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (02) :255-265
[8]   A low-power array multiplier using separated multiplication technique [J].
Han, CY ;
Park, HJ ;
Kim, LS .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (09) :866-871
[9]  
Hong S., 2011, IEEE INT S CIRC SYST
[10]   Low-power application-specific parallel array multiplier design for DSP applications [J].
Hong, SJ ;
Kim, SW ;
Stark, WE .
VLSI DESIGN, 2002, 14 (03) :287-298