Interconnect testing in cluster-based FPGA architectures

被引:39
作者
Harris, IG [1 ]
Tessier, R [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
来源
37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000 | 2000年
关键词
D O I
10.1145/337292.337310
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As IC densities are increasing, cluster-based FPGA architectures are becoming the architecture of choice for major FPGA manufacturers. A cluster-based architecture is one in which several logic blocks are grouped together into a coarse-grained logic block. While the high density local interconnect often found within clusters serves to improve FPGA utilization, it also greatly complicates the FPGA interconnect testing problem. To address this issue, we have developed a hierarchical approach to define a set of FPGA configurations which enable interconnect faults to be detected. This technique enables the detection of bridging faults involving intra-cluster interconnect and extra-cluster interconnect. The hierarchical structure of a cluster-based tile is exploited to define intra-cluster configurations separately from extra-cluster configurations, thereby improving the efficiency of the configuration definition process. By guaranteeing that both intra-cluster and extra-cluster configurations have several test transparency properties, hierarchical fault detectability is ensured.
引用
收藏
页码:49 / 54
页数:6
相关论文
共 17 条
[1]  
ABRAMOVICI M, 1985, IEEE T COMPUT, V34, P658, DOI 10.1109/TC.1985.1676604
[2]  
ABRAMOVICI M, 1999, INT TEST C SEPT
[3]  
BETZ V, 1997, IEEE CUST INT CIRC C, P551
[4]  
Brown S. D., 1992, FIELD PROGRAMMABLE G
[5]  
GIBSON G, 1997, IEEE INT ASIC SEPT, P57
[6]  
Huang WK, 1998, IEEE T VLSI SYST, V6, P276, DOI 10.1109/92.678888
[7]  
LAKAMRAJU V, 2000, 8 INT ACM SIGDA S FI
[8]   SRAM-based FPGA's: Testing the LUT/RAM modules [J].
Renovell, M ;
Portal, JM ;
Figueras, J ;
Zorian, Y .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :1102-1111
[9]   Testing the interconnect of RAM-based FPGAs [J].
Renovell, M ;
Portal, JM ;
Figueras, J ;
Zorian, Y .
IEEE DESIGN & TEST OF COMPUTERS, 1998, 15 (01) :45-50
[10]   On-line fault detection for bus-based field programmable gate arrays [J].
Shnidman, NR ;
Mangione-Smith, WH ;
Potkonjak, M .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (04) :656-666