共 23 条
- [1] [Anonymous], 1960, IRE Trans. Electron. Comput. EC, DOI DOI 10.1109/TEC.1960.5219822
- [2] A REGULAR LAYOUT FOR PARALLEL ADDERS [J]. IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (03) : 260 - 264
- [3] Improved multiplier of CSD used in digital signal processing [J]. PROCEEDINGS OF 2008 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2008, : 2905 - 2908
- [4] Fast VLSI circuits for CSD coding and GNAF coding [J]. ELECTRONICS LETTERS, 1996, 32 (07) : 632 - 634
- [5] Design of FIR Filter Using FCSD Representation [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION TECHNOLOGY CICT 2015, 2015, : 617 - 620
- [6] Han T., 1987, Proceedings of the 8th Symposium on Computer Arithmetic (Cat. No.87CH2419-0), P49, DOI 10.1109/ARITH.1987.6158699
- [7] LOOK-AHEAD CIRCUIT FOR CSD-CODE CARRY DETERMINATION [J]. ELECTRONICS LETTERS, 1995, 31 (06) : 434 - 435