CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits

被引:394
作者
Lin, Sheng [1 ]
Kim, Yong-Bin [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
Carbon nanotube (CNT) FET (CNTFET); multiple-valued logic (MVL) design; FIELD-EFFECT TRANSISTORS; WALLED CARBON NANOTUBES; COMPACT SPICE MODEL; INCLUDING NONIDEALITIES; DEVICE MODEL; VOLTAGE;
D O I
10.1109/TNANO.2009.2036845
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel design of ternary logic gates using carbon nanotube (CNT) FETs (CNTFETs). Ternary logic is a promising alternative to the conventional binary logic design technique, since it is possible to accomplish simplicity and energy efficiency in modern digital design due to the reduced circuit overhead such as interconnects and chip area. A resistive-load CNTFET-based ternary logic design has been proposed to implement ternary logic based on CNTFET. In this paper, a novel design technique for ternary logic gates based on CNTFETs is proposed and compared with the existing resistive-load CNTFET logic gate designs. Especially, the proposed ternary logic gate design technique combined with the conventional binary logic gate design technique provides an excellent speed and power consumption characteristics in datapath circuit such as full adder and multiplier. Extensive simulation results using SPICE are reported to show that the proposed ternary logic gates consume significantly lower power and delay than the previous resistive-load CNTFET gates implementations. In realistic circuit application, the utilization of the proposed ternary gates combined with binary gates results in over 90% reductions in terms of the power delay product.
引用
收藏
页码:217 / 225
页数:9
相关论文
共 22 条
[1]   Electron transport and velocity oscillations in a carbon nanotube [J].
Akturk, Akin ;
Pennington, Gary ;
Goldsman, Neil ;
Wickenden, Alma .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2007, 6 (04) :469-474
[2]   Carbon nanotubes for high-performance electronics - Progress and prospect [J].
Appenzeller, J. .
PROCEEDINGS OF THE IEEE, 2008, 96 (02) :201-211
[3]  
Araki T, 1998, INT SYM MVL, P289, DOI 10.1109/ISMVL.1998.679472
[4]   Logic circuits with carbon nanotube transistors [J].
Bachtold, A ;
Hadley, P ;
Nakanishi, T ;
Dekker, C .
SCIENCE, 2001, 294 (5545) :1317-1320
[5]   LOW POWER DISSIPATION MOS TERNARY LOGIC FAMILY. [J].
Balla, Prabhakara C. ;
Antoniou, Andreas .
IEEE Journal of Solid-State Circuits, 1984, SC-19 (05) :739-749
[6]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part II: Full device model and circuit performance benchmarking [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3195-3205
[7]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part I: Model of the intrinsic channel region [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3186-3194
[8]  
Dhande A., 2005, P INT C IEEE SCI EL, V13, P17
[9]   Device model for ballistic CNFETs using the first conducting band [J].
Hashempour, Hamidreza ;
Lombardi, Fabrizio .
IEEE DESIGN & TEST OF COMPUTERS, 2008, 25 (02) :178-186
[10]   DEPLETION ENHANCEMENT CMOS FOR A LOW-POWER FAMILY OF 3-VALUED LOGIC-CIRCUITS [J].
HEUNG, A ;
MOUFTAH, HT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) :609-616