Electrical characterization of directionally solidified polycrystalline silicon

被引:7
作者
Bonfiglietti, A
Valletta, A
Gaucci, P
Mariucci, L
Fortunato, G
Brotherton, SD
机构
[1] CNR, IFN, Ist Foton & Nanotechnol, I-00156 Rome, Italy
[2] TFT, Forest Row RH18 5HB, England
关键词
D O I
10.1063/1.1985974
中图分类号
O59 [应用物理学];
学科分类号
摘要
An investigation has been undertaken of polycrystalline silicon (poly-Si) thin-film transistors (TFTs) using sequential laterally solidified material. This material has a location-controlled distribution of grain boundaries (GBs), which makes it particularly useful for the investigation of their influence on the performance of poly-Si TFTs, and to address the issue of the role of spatially localized trapping states. The experimental results showed that the specific location of the GBs had a minimal effect upon TFT performance, and most aspects of TFT performance could be accurately simulated using a spatially uniform distribution of states. The conclusion to arise from this study is that, with the exception of field-effect mobility, there are no features in the device behavior, which must be specifically attributed to the spatial localization of trapping states. A limited comparison with conventional laser-crystallized poly-Si was undertaken, and, in this material, it was found that the effects of trap localization were apparent. (c) 2005 American Institute of Physics.
引用
收藏
页数:9
相关论文
共 16 条
[1]  
[Anonymous], PHYS SEMICONDUCTOR D
[2]   Modeling of laser-annealed polysilicon TFT characteristics [J].
Armstrong, GA ;
Uppal, S ;
Brotherton, SD ;
Ayres, JR .
IEEE ELECTRON DEVICE LETTERS, 1997, 18 (07) :315-318
[3]   Differentiation of effects due to grain and grain boundary traps in laser annealed poly-Si thin film transistors [J].
Armstrong, GA ;
Uppal, S ;
Brotherton, SD ;
Ayres, JR .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1998, 37 (4A) :1721-1726
[4]  
Brotherton S., 2001, ASIA DISPLAYIDW 01 P, V387
[5]  
BROTHERTON SD, 2000, MATER RES SOC S P, V621
[6]  
BROTHERTON SD, 2002, P IDW 02 HIR 4 6 DEC, P283
[7]   Sequential lateral solidification processing for polycrystalline Si TFTs [J].
Crowder, MA ;
Voutsas, AT ;
Droes, SR ;
Moriguchi, M ;
Mitani, Y .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (04) :560-568
[8]  
CROWDER MA, 2000, MATER RES SOC S P, V621
[9]  
Im JS, 1998, PHYS STATUS SOLIDI A, V166, P603, DOI 10.1002/(SICI)1521-396X(199804)166:2<603::AID-PSSA603>3.0.CO
[10]  
2-0