Robust Digital VLSI using Carbon Nanotubes

被引:98
作者
Zhang, Jie [1 ]
Lin, Albert [1 ]
Patil, Nishant [1 ]
Wei, Hai [1 ]
Wei, Lan [2 ]
Wong, H-S Philip [1 ]
Mitra, Subhasish [1 ,3 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
[2] MIT, Microsyst Technol Labs, Cambridge, MA 02139 USA
[3] Stanford Univ, Dept Comp Sci, Stanford, CA 94305 USA
基金
美国国家科学基金会;
关键词
Carbon nanotube; imperfection; modeling; monolithic; 3-D; nanotechnology; variation; FIELD-EFFECT TRANSISTORS; HIGH-PERFORMANCE ELECTRONICS; COMPACT SPICE MODEL; ALIGNED ARRAYS; LOGIC-CIRCUITS; INCLUDING NONIDEALITIES; DESIGN; DENSITY; IMMUNE; TECHNOLOGY;
D O I
10.1109/TCAD.2012.2187527
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon nanotube field-effect transistors (CNFETs) are excellent candidates for building highly energy-efficient electronic systems of the future. Fundamental limitations inherent to carbon nanotubes (CNTs) pose major obstacles to the realization of robust CNFET digital very large-scale integration (VLSI): 1) it is nearly impossible to guarantee perfect alignment and positioning of all CNTs despite near-perfect CNT alignment achieved in recent years; 2) CNTs can be metallic or semiconducting depending on chirality; and 3) CNFET circuits can suffer from large performance variations, reduced yield, and increased susceptibility to noise. Today's CNT process improvements alone are inadequate to overcome these challenges. This paper presents an overview of: 1) imperfections and variations inherent to CNTs; 2) design and processing techniques, together with a probabilistic analysis framework, for robust CNFET digital VLSI circuits immune to inherent CNT imperfections and variations; and 3) recent experimental demonstration of CNFET digital circuits that are immune to CNT imperfections. Significant advances in design tools can enable robust and scalable CNFET circuits that overcome the challenges of the CNFET technology while retaining its energy-efficiency benefits.
引用
收藏
页码:453 / 471
页数:19
相关论文
共 122 条
[1]  
Agarwal A, 2005, DES AUT CON, P321
[2]   CVD growth of single-walled carbon nanotubes with narrow diameter distribution over Fe/MgO catalyst and their fluorescence spectroscopy [J].
Ago, H ;
Imamura, S ;
Okazaki, T ;
Saitoj, T ;
Yumura, M ;
Tsuji, M .
JOURNAL OF PHYSICAL CHEMISTRY B, 2005, 109 (20) :10035-10041
[3]  
Akinwande D., 2008, J APPL PHYS, V104, P1
[4]  
[Anonymous], P IEDM
[5]   Carbon nanotubes for high-performance electronics - Progress and prospect [J].
Appenzeller, J. .
PROCEEDINGS OF THE IEEE, 2008, 96 (02) :201-211
[6]  
Ashraf Rehman, 2010, 2010 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH 2010), P71, DOI 10.1109/NANOARCH.2010.5510924
[7]   Carbon-based electronics [J].
Avouris, Phaedon ;
Chen, Zhihong ;
Perebeinos, Vasili .
NATURE NANOTECHNOLOGY, 2007, 2 (10) :605-615
[8]   Logic circuits with carbon nanotube transistors [J].
Bachtold, A ;
Hadley, P ;
Nakanishi, T ;
Dekker, C .
SCIENCE, 2001, 294 (5545) :1317-1320
[9]  
Balijepalli A, 2007, ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P2, DOI 10.1145/1283780.1283783
[10]  
Banerjee K., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P885, DOI 10.1109/DAC.1999.782207