Controller resynthesis for testability enhancement of RTL controller/data path circuits

被引:1
|
作者
Ravi, S [1 ]
Ghosh, I
Roy, RK
Dey, S
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
[2] Fujitsu Labs Amer, Sunnyvale, CA 94086 USA
[3] Intel Corp, Strateg CAD Lab, Hillsboro, OR 97124 USA
[4] Univ Calif San Diego, Dept ECE, La Jolla, CA 92093 USA
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 1998年 / 13卷 / 02期
关键词
test synthesis; high-level testing; controller resynthesis;
D O I
10.1023/A:1008314022796
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a controller resynthesis technique to enhance the testability of register-transfer level (RTL) controller/data path circuits. Our technique exploits the fact that the control signals in an RTL implementation are don't cares under certain states/conditions. We make an effective use of the don't care information in the controller specification to improve the overall testability (better fault coverage and shorter test generation time). If the don't care information in the controller specification leaves little scope for respecification, we add control vectors to the controller to enhance the testability. Experimental results with example benchmarks show an average increase in testability of 9% with a 3-4 fold decrease in test generation time for the modified implementation. The area, delay and power overheads incurred for testability are very low. The average area overhead is 0.4%, and the average power overhead is 4.6%. There was no delay overhead due to this technique in most of the cases.
引用
收藏
页码:201 / 212
页数:12
相关论文
共 50 条
  • [1] Controller resynthesis for testability enhancement of RTL controller/data path circuits
    Ravi, S
    Ghosh, I
    Roy, RK
    Dey, S
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 193 - 198
  • [2] Controller Resynthesis for Testability Enhancement of RTL Controller/Data Path Circuits
    Srivaths Ravi
    Indradeep Ghosh
    Rabindra K. Roy
    Sujit Dey
    Journal of Electronic Testing, 1998, 13 : 201 - 212
  • [3] Controller resynthesis for testability enhancement of RTL controller/data path circuits
    Princeton Univ, Princeton, United States
    J Electron Test Theory Appl JETTA, 2 (201-212):
  • [4] A controller redesign technique to enhance testability of controller data path circuits
    Dey, S
    Gangaram, V
    Potkonjak, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (02) : 157 - 168
  • [5] A Hybrid Delay Design-for-Testability for Nonseparable RTL Controller-Data Path Circuits
    Shaheen, Ateeq-Ur-Rehman
    Hussin, Fawnizu Azmadi
    Hamid, Nor Hisham
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (02)
  • [6] Controller redesign technique to enhance testability of controller-data path circuits
    NEC, Princeton, United States
    IEEE Trans Comput Aided Des Integr Circuits Syst, 2 (157-168):
  • [7] Design for two-pattern testability of controller-data path circuits
    Altaf-Ul-Amin, M
    Ohtake, S
    Fujiwara, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (06) : 1042 - 1050
  • [8] Design for two-pattern testability of controller-data path circuits
    Altaf-Ul-Amin, M
    Ohtake, S
    Fujiwara, H
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 73 - 79
  • [9] A controller resynthesis based method for improving datapath testability
    Flottes, ML
    Rouzeyre, B
    Volpe, L
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 347 - 350
  • [10] Non-scan design for testability for mixed RTL circuits with both data paths and controller via conflict analysis
    Xiang, D
    Gu, S
    Fujiwara, H
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 300 - 303