Side-Channel Leakage Models for RISC Instruction Set Architectures from Empirical Data

被引:3
作者
Seuschek, Hermann [1 ]
Rass, Stefan [2 ]
机构
[1] Tech Univ Munich, Inst Secur Informat Technol, D-80290 Munich, Germany
[2] Alpen Adria Univ Klagenfurt, Inst Appl Informat, Klagenfurt, Austria
来源
2015 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD) | 2015年
关键词
D O I
10.1109/DSD.2015.117
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Side-channel attacks are currently among the most serious threats for embedded systems. Popular countermeasures to mitigate the impact of such attacks are masking schemes, where secret intermediate values are split in two or more values by virtue of secret sharing. Processing the secret happens on separate execution paths, which are executed on the same central processing unit (CPU). In case of unwanted correlations between different registers inside the CPU the shared secret may leak out through a side-channel. This problem is particularly evident on low cost embedded systems, such as nodes for the Internet of Things (IoT), where cryptographic algorithms are often implemented in pure software on a reduced instruction set computer (RISC). On such an architecture, all data manipulation operations are carried out on the contents of the CPU's register file. This means that all intermediate values of the cryptographic algorithm at some stage pass through the register file. Towards avoiding unwanted correlations and leakages thereof, special care has to be taken in the mapping of the registers to intermediate values of the algorithm. In this work, we describe an empirical study that reveals effects of unintended unmasking of masked intermediate values and thus leaking secret values. The observed phenomena are related to the leakage of masked hardware implementations caused by glitches in the combinatorial path of the circuit but the effects are abstracted to the level of the instruction set architecture on a RISC CPU. Furthermore, we discuss countermeasures to have the compiler thwart such leakages.
引用
收藏
页码:423 / 430
页数:8
相关论文
共 50 条
[41]   Impacts of HLS Optimizations on Side-Channel Leakage for AES Circuits [J].
Mizuno, Takumi ;
Zhang, Qidi ;
Nishikawa, Hiroki ;
Kong, Xiangbo ;
Tomiyama, Hiroyuki .
18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, :53-54
[42]   Leakage Prototype Learning for Profiled Differential Side-Channel Cryptanalysis [J].
Bartkewitz, Timo .
IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (06) :1761-1774
[43]   EMShepherd: Detecting Adversarial Samples via Side-channel Leakage [J].
Ding, Ruyi ;
Cheng Gongye ;
Wang, Siyue ;
Ding, Aidong Adam ;
Fei, Yunsi .
PROCEEDINGS OF THE 2023 ACM ASIA CONFERENCE ON COMPUTER AND COMMUNICATIONS SECURITY, ASIA CCS 2023, 2023, :300-313
[44]   Side-Channel Attacks With Multi-Thread Mixed Leakage [J].
Gao, Yiwen ;
Zhou, Yongbin .
IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2021, 16 :770-785
[45]   Comparison of side-channel leakage on Rich and Trusted Execution Environments [J].
Leignac, Paul ;
Potin, Olivier ;
Rigaud, Jean-Baptiste ;
Dutertre, Jean-Max ;
Pontie, Simon .
PROCEEDINGS OF THE SIXTH WORKSHOP ON CRYPTOGRAPHY AND SECURITY IN COMPUTING SYSTEMS CS2 2019, 2016, :19-22
[46]   Side-Channel Leakage on Silicon Substrate of CMOS Cryptographic Chip [J].
Fujimoto, Daisuke ;
Tanaka, Daichi ;
Miura, Noriyuki ;
Nagata, Makoto ;
Hayashi, Yu-ichi ;
Homma, Naofumi ;
Bhasin, Shivam ;
Danger, Jean-Luc .
2014 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE-ORIENTED SECURITY AND TRUST (HOST), 2014, :32-37
[47]   Exposing Side-Channel Leakage of SEAL Homomorphic Encryption Library [J].
Aydin, Furkan ;
Aysu, Aydin .
PROCEEDINGS OF THE 2022 WORKSHOP ON ATTACKS AND SOLUTIONS IN HARDWARE SECURITY, ASHES 2022, 2022, :95-100
[48]   Side-channel Vulnerability Factor: A Metric for Measuring Information Leakage [J].
Demme, John ;
Martin, Robert ;
Waksman, Adam ;
Sethumadhavan, Simha .
2012 39TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2012, :106-117
[49]   A First Study of Compressive Sensing for Side-Channel Leakage Sampling [J].
Ou, Changhai ;
Zhou, Chengju ;
Lam, Siew-Kei .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (10) :2166-2177
[50]   Be My Guesses: The interplay between side-channel leakage metrics [J].
Beguinot, Julien ;
Cheng, Wei ;
Guilley, Sylvain ;
Rioul, Olivier .
MICROPROCESSORS AND MICROSYSTEMS, 2024, 107