Holistic Die-to-Die Interface Design Methodology for 2.5-D Multichip-Module Systems

被引:0
作者
Chaudhary, Muhammad Waqas [1 ]
Heinig, Andy [1 ]
Choubey, Bhaskar [2 ]
机构
[1] Fraunhofer Inst Integrated Circuits Fraunhofer II, Div Engn Adapt Syst, D-01187 Dresden, Germany
[2] Siegen Univ, Dept Analog Circuits & Image Sensors, D-57076 Siegen, Germany
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2021年 / 11卷 / 12期
关键词
Receivers; Transmitters; Design methodology; Integrated circuit interconnections; Topology; Optimization; Jitter; Chip-to-chip communication; design methodology; energy per bit; multichip module (MCM); optimization; routing pitch; SOURCE-SYNCHRONOUS I/O; NM SOI CMOS; PARALLEL INTERFACE; SERIAL LINK; POWER; PJ/BIT; SIMULATION; RECEIVER; VOLTAGE;
D O I
10.1109/TCPMT.2021.3117118
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
More than Moore technologies can be supported by system-level diversification enabled by chiplet-based integrated systems within multichip modules (MCMs) and silicon interposer-based 2.5-D systems. The division of large system-on-chip dies into smaller chiplets with different technology nodes specific to the chiplet application requirement enables the performance enhancement at the system level while achieving lower power consumption. However, these chiplets need to communicate with each other. Routing resources in MCM and 2.5-D systems are limited due to system size and thickness restrictions. This work presents an energy/bit optimization approach for multichip systems with the possibility of co-optimization with the routing resources defined by the signaling pitch. Holistic design methodologies are shown which can be further extended by the designer to define the application-specific constraints. A detailed analysis of energy per bit relationship to the voltage swing requirement for different topologies is presented along with a specific CML signaling-oriented design flow for 2.5-D chip-to-chip interfaces as an example of topology-specific optimization possibilities within this methodology.
引用
收藏
页码:2171 / 2182
页数:12
相关论文
共 37 条
  • [21] A Case Study of Problems in JEDEC HBM ESD Test Standard
    Huo, Mingxu
    Guo, Qing
    Han, Yan
    Shen, Lei
    Liu, Qi
    Song, Bo
    Ma, Qingrong
    Zhu, Kehan
    Shen, Yehui
    Du, Xiaoyang
    Dong, Shurong
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2009, 9 (03) : 361 - 366
  • [22] A Signaling Figure of Merit (s-FoM) for Advanced Packaging
    Jangam, SivaChandra
    Iyer, Subramanian S.
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (10): : 1758 - 1761
  • [23] Latency, Bandwidth and Power Benefits of the SuperCHIPS Integration Scheme
    Jangam, SivaChandra
    Pal, Saptadeep
    Bajwa, Adeel
    Pamarti, Sudhakar
    Gupta, Puneet
    Iyer, Subramanian S.
    [J]. 2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 86 - 94
  • [24] Karim MA, 2013, 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), P860, DOI 10.1109/ECTC.2013.6575674
  • [25] Modeling of ADC-Based Serial Link Receivers With Embedded and Digital Equalization
    Kiran, Shiva
    Shafik, Ayman
    Tabasy, Ehsan Zhian
    Cai, Shengchang
    Lee, Keytaek
    Hoyos, Sebastian
    Palermo, Samuel
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (03): : 536 - 548
  • [26] Loke A. L., 2018, PROC IEEE CUSTOM INT, P1
  • [27] High-frequency transmission lines crosstalk reduction using spacing rules
    Mbairi, Felix D.
    Siebert, W. Peter
    Hesselborn, Hjalmar
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2008, 31 (03): : 601 - 610
  • [28] A Simple Simulation Approach for the Estimation of Convergence and Performance of Fully Adaptive Equalization in High-Speed Serial Interfaces
    Menin, Davide
    De Pra, Alessio
    Bandiziol, Andrea
    Grollitsch, Werner
    Nonis, Roberto
    Palestri, Pierpaolo
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (10): : 2079 - 2086
  • [29] Accurate System Voltage and Timing Margin Simulation in High-Speed I/O System Designs
    Oh, Kyung Suk
    Lambrecht, Frank
    Chang, Sam
    Lin, Qi
    Ren, Jihong
    Yuan, Chuck
    Zerbe, Jared
    Stojanovic, Vladimir
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (04): : 722 - 730
  • [30] A Design Methodology for Power Efficiency Optimization of High-Speed Equalized-Electrical I/O Architectures
    Palaniappan, Arun
    Palermo, Samuel
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (08) : 1421 - 1431